0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
DS1249Y-85IND

DS1249Y-85IND

  • 厂商:

    AD(亚德诺)

  • 封装:

    DIP32

  • 描述:

    IC NVSRAM 2MBIT PARALLEL 32EDIP

  • 数据手册
  • 价格&库存
DS1249Y-85IND 数据手册
19-5631; Rev 11/10 DS1249Y/AB 2048k Nonvolatile SRAM www.maxim-ic.com FEATURES           PIN ASSIGNMENT 10 years minimum data retention in the absence of external power Data is automatically protected during power loss Unlimited write cycles Low-power CMOS operation Read and write access times of 70 ns Lithium energy source is electrically disconnected to retain freshness until power is applied for the first time Full ± 10% VCC operating range (DS1249Y) Optional ± 5% VCC operating range (DS1249AB) Optional industrial temperature range of -40°C to +85°C, designated IND JEDEC standard 32-pin DIP package NC A16 A14 A12 A7 A6 A5 A4 A3 A2 A1 32 31 30 29 28 27 26 25 24 23 22 21 VCC A15 A17 WE A13 A8 A9 A11 OE A10 CE A0 1 2 3 4 5 6 7 8 9 10 11 12 DQ0 13 20 DQ6 DQ1 DQ2 14 19 15 DQ5 DQ4 GND 16 18 17 DQ7 DQ3 32-Pin ENCAPSULATED PACKAGE 740-mil EXTENDED PIN DESCRIPTION A0 - A17 DQ0 - DQ7 CE WE OE VCC GND NC - Address Inputs - Data In/Data Out - Chip Enable - Write Enable - Output Enable - Power (+5V) - Ground - No Connect DESCRIPTION The DS1249 2048k Nonvolatile SRAMs are 2,097,152-bit, fully static, nonvolatile SRAMs organized as 262,144 words by 8 bits. Each NV SRAM has a self-contained lithium energy source and control circuitry which constantly monitors VCC for an out-of-tolerance condition. When such a condition occurs, the lithium energy source is automatically switched on and write protection is unconditionally enabled to prevent data corruption. There is no limit on the number of write cycles which can be executed and no additional support circuitry is required for microprocessor interfacing. 1 of 9 DS1249Y/AB READ MODE The DS1249 devices execute a read cycle whenever WE (Write Enable) is inactive (high) and CE (Chip Enable) and OE (Output Enable) are active (low). The unique address specified by the 18 address inputs (A0 - A17) defines which of the 262,144 bytes of data is accessed. Valid data will be available to the eight data output drivers within tACC (Access Time) after the last address input signal is stable, providing that CE and OE access times are also satisfied. If OE and CE access times are not satisfied, then data access must be measured from the later-occurring signal ( CE or OE ) and the limiting parameter is either tCO for CE or tOE for OE rather than tACC. WRITE MODE The DS1249 executes a write cycle whenever the WE and CE signals are active (low) after address inputs are stable. The later-occurring falling edge of CE or WE will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of CE or WE . All address inputs must be kept valid throughout the write cycle. WE must return to the high state for a minimum recovery time (tWR) before another cycle can be initiated. The OE control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output drivers are enabled ( CE and OE active) then WE will disable the outputs in tODW from its falling edge. DATA RETENTION MODE The DS1249AB provides full functional capability for VCC greater than 4.75 volts and write protects by 4.5 volts. The DS1249Y provides full-functional capability for VCC greater than 4.5 volts and write protects by 4.25 volts. Data is maintained in the absence of VCC without any additional support circuitry. The nonvolatile static RAMs constantly monitor VCC. Should the supply voltage decay, the NV SRAMs automatically write protects themselves, all inputs become “don’t care,” and all outputs become high impedance. As VCC falls below approximately 3.0 volts, a power switching circuit connects the lithium energy source to RAM to retain data. During power-up, when VCC rises above approximately 3.0 volts, the power switching circuit connects external VCC to the RAM and disconnects the lithium energy source. Normal RAM operation can resume after VCC exceeds 4.75 volts for the DS1249AB and 4.5 volts for the DS1249Y. FRESHNESS SEAL Each DS1249 device is shipped from Maxim with its lithium energy source disconnected, guaranteeing full energy capacity. When VCC is first applied at a level greater than VTP, the lithium energy source is enabled for battery backup operation. 2 of 9 DS1249Y/AB ABSOLUTE MAXIMUM RATINGS Voltage on Any Pin Relative to Ground Operating Temperature Range Commercial: Industrial: Storage Temperature Range Lead Temperature (soldering, 10s) Note: EDIP is wave or hand soldered only. -0.3V to +6.0V 0°C to +70°C -40°C to +85°C -40°C to +85°C +260°C This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. RECOMMENDED DC OPERATING CONDITIONS PARAMETER DS1249AB Power Supply Voltage (TA: See Note 10) SYMBOL VCC MIN 4.75 TYP 5.0 MAX 5.25 UNITS V DS1249Y Power Supply Voltage VCC 4.5 5.0 5.5 V Logic 1 VIH 2.2 VCC V Logic 0 VIL 0.0 0.8 V NOTES DC ELECTRICAL CHARACTERISTICS (VCC = 5V ±5% for DS1249AB) (TA: See Note 10) (VCC = 5V ±10% for DS1249Y) PARAMETER Input Leakage Current SYMBOL IIL MIN -2.0 TYP MAX +2.0 UNITS I/O Leakage Current CE ≥ VIH ≤ VCC IIO -2.0 +2.0 µA Output Current @ 2.4V IOH -1.0 mA Output Current @ 0.4V IOL 2.0 mA µA Standby Current CE =2.2V ICCS1 1.0 1.5 mA Standby Current CE =VCC-0.5V ICCS2 100 150 µA Operating Current ICCO1 85 mA Write Protection Voltage (DS1249AB) VTP 4.50 4.62 4.75 V Write Protection Voltage (DS1249Y) VTP 4.25 4.37 4.5 V CAPACITANCE PARAMETER Input Capacitance Input/Output Capacitance NOTES (TA = +25°C) SYMBOL CIN CI/O 3 of 9 MIN TYP 10 MAX 20 UNITS pF 10 20 pF NOTES DS1249Y/AB AC ELECTRICAL CHARACTERISTICS (VCC = 5V ±5% for DS1249AB) (TA: See Note 10) (VCC = 5V ±10% for DS1249Y) DS1249AB-70 PARAMETER DS1249Y-70 SYMBOL MIN 70 UNITS NOTES MAX Read Cycle Time tRC Access Time tACC 70 ns OE to Output Valid tOE 35 ns CE to Output Valid tCO 70 ns OE or CE to Output Active tCOE Output High-Z from Deselection tOD Output Hold from Address Change tOH 5 ns Write Cycle Time tWC 70 ns Write Pulse Width tWP 55 ns Address Setup Time tAW 0 ns Write Recovery Time tWR1 tWR2 5 15 ns ns 12 13 Output High-Z from WE tODW ns 5 Output Active from WE tOEW 5 ns 5 Data Setup Time tDS tDH1 tDH2 30 ns ns ns 4 12 13 Data Hold Time ns 5 25 25 0 10 4 of 9 ns 5 ns 5 3 DS1249Y/AB READ CYCLE SEE NOTE 1 WRITE CYCLE 1 SEE NOTES 2, 3, 4, 6, 7, 8, and 12 5 of 9 DS1249Y/AB WRITE CYCLE 2 SEE NOTES 2, 3, 4, 6, 7, 8, and 13 POWER-DOWN/POWER-UP CONDITION SEE NOTE 11 6 of 9 DS1249Y/AB POWER-DOWN/POWER-UP TIMING PARAMETER (TA: See Note 10) SYMBOL MIN TYP MAX UNITS NOTES 1.5 µs 11 VCC Fail Detect to CE and WE Inactive tPD VCC slew from VTP to 0V tF 150 µs VCC slew from 0V to VTP tR 150 µs VCC Valid to CE and WE Inactive tPU 2 ms VCC Valid to End of Write Protection tREC 125 ms (TA = +25°C) PARAMETER Expected Data Retention Time SYMBOL tDR MIN 10 TYP MAX UNITS years NOTES 9 WARNING: Under no circumstance are negative undershoots, of any amplitude, allowed when device is in battery backup mode. NOTES: 1. WE is high for a Read Cycle. 2. OE = VIH or VIL. If OE = VIH during write cycle, the output buffers remain in a high impedance state. 3. tWP is specified as the logical AND of CE and WE . tWP is measured from the latter of CE or WE going low to the earlier of CE or WE going high. 4. tDS is measured from the earlier of CE or WE going high. 5. These parameters are sampled with a 5 pF load and are not 100% tested. 6. If the CE low transition occurs simultaneously with or latter than the WE low transition in Write Cycle 1, the output buffers remain in a high-impedance state during this period. 7. If the CE high transition occurs prior to or simultaneously with the WE high transition, the output buffers remain in high-impedance state during this period. 8. If WE is low or the WE low transition occurs prior to or simultaneously with the CE low transition, the output buffers remain in a high-impedance state during this period. 9. Each DS1249 has a built-in switch that disconnects the lithium source until the user first applies VCC. The expected tDR is defined as accumulative time in the absence of VCC starting from the time power is first applied by the user. This parameter is assured by component selection, process control, and design. It is not measured directly during production testing. 10. All AC and DC electrical characteristics are valid over the full operating temperature range. For commercial products, this range is 0°C to 70°C. For industrial products (IND), this range is -40°C to +85°C. 11. In a power-down condition the voltage on any pin may not exceed the voltage on VCC. 12. tWR1 and tDH1 are measured from WE going high. 13. tWR2 and tDH2 are measured from CE going high. 14. DS1249 modules are recognized by Underwriters Laboratories (UL) under file E99151. 7 of 9 DS1249Y/AB DC TEST CONDITIONS AC TEST CONDITIONS Outputs Open Cycle = 200 ns for operating current All voltages are referenced to ground Output Load: 100 pF + 1TTL Gate Input Pulse Levels: 0 - 3.0V Timing Measurement Reference Levels Input: 1.5V Output: 1.5V Input pulse Rise and Fall Times: 5 ns ORDERING INFORMATION PART DS1249AB-70# DS1249AB-70IND# DS1249Y-70# DS1249Y-70IND# TEMP RANGE 0°C to +70°C -40°C to +85°C 0°C to +70°C -40°C to +85°C SUPPLY TOLERANCE 5V ± 5% 5V ± 5% 5V ± 10% 5V ± 10% PIN-PACKAGE 32 740 EDIP 32 740 EDIP 32 740 EDIP 32 740 EDIP SPEED GRADE (ns) 70 70 70 70 #Denotes a RoHS-compliant device that may include lead(Pb) that is exempt under the RoHS requirements. PACKAGE INFORMATION For the latest package outline information and land patterns, go to www.maxim-ic.com/packages. Note that a “+”, “#”, or “-” in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. PACKAGE TYPE PACKAGE CODE OUTLINE NO. LAND PATTERN NO. 32 EDIP MDT32#7 21-0245 — 8 of 9 DS1249Y/AB REVISION HISTORY REVISION DATE DESCRIPTION PAGES CHANGED 11/10 Updated the storage information, soldering temperature, and lead temperature information in the Absolute Maximum Ratings section; removed the -100 MIN/MAX information from the AC Electrical Characteristics table; updated the Ordering Information table (removed 100 parts and leaded -70 parts); updated the Package Information table 1, 3, 4, 8 9 of 9
DS1249Y-85IND 价格&库存

很抱歉,暂时无法提供与“DS1249Y-85IND”相匹配的价格&库存,您可以联系我们找货

免费人工找货