merging Memory & Logic Solutions Inc.
Document Title
64K x16 bit Super Low Power and Low Voltage Full CMOS Static RAM
EM610FV16 Series
Low Power, 64Kx16 SRAM
Revision History
Revision No.
0.0 0.1
History
Initial Draft 2’nd Draft Add Pb-free part number
Draft Date
May 9 , 2003 February 13 , 2004
Remark
Emerging Memory & Logic Solutions Inc.
IT Venture Tower Eastside 11F, 78, Karac-Dong, Songpa-Ku, Seoul, Rep.of Korea Zip Code : 138-160 Tel : +82-2-2142-1759~1766 Fax : +82-2-2142-1769 / Homepage : www.emlsi.com The attached datasheets are provided by EMLSI reserve the right to change the specifications and products. EMLSI will answer to your questions about device. If you have any questions, please contact the EMLSI office. 1
merging Memory & Logic Solutions Inc.
FEATURES
• • • • • • Process Technology : 0.18µ m Full CMOS Organization : 64K x 16 bit Power Supply Voltage : 2.7V ~ 3.6V Low Data Retention Voltage : 1.5V(Min.) Three state output and TTL Compatible Package Type : 48-FPBGA 6.0x7.0
EM610FV16 Series
Low Power, 64Kx16 SRAM
GENERAL DESCRIPTION
The EM610FV16 families are fabricated by EMLSI’s advanced full CMOS process technology. The families support industrial temperature range and Chip Scale Package for user flexibility of system design. The families also supports low data retention voltage for battery back-up operation with low data retention current.
PRODUCT FAMILY
Power Dissipation Product Family EM610FV16 Operating Temperature Industrial (-40 ~ 85oC) Vcc Range Speed Standby (I SB1 , Typ.) 0.5 µA2) Operating (I CC1.Max.) 3 mA PKG Type
2.7V~3.6V
551) /70ns
48-FPBGA
1. The parameter is measured with 30pF test load. 2. Typical values are measured at Vcc=3.3V, T A =25 oC and not 100% tested.
PIN DESCRIPTION
1 A B C D E F G H 2 3 4 5 6
FUNCTIONAL BLOCK DIAGRAM
Pre-charge Circuit
LB I/O 9
OE UB
A0 A3 A5 DNU
A1 A4 A6 A7
A2 CS1 I/O2 I/O4 I/O5 I/O6 WE A11
CS2 I/O1 I/O3 VCC V SS I/O7 I/O8 DNU
A A11 10 A 12 A13 A14 A15
R ow S elec t
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9
VC C VSS
Memory Array 1024 x 1024
I/O10 I/O11 V SS VC C I/O12 I/O13
DNU DNU A14 A12 A9 A15 A13 A10
I/O1 ~ I/O8 I/O9 ~ I/O16
Data Cont Data Cont
I/O Circuit Column Select
I/O15 I/O14 I/O16 DNU DNU A8
48-FPBGA : Top view (ball down)
W E O E UB LB
Control Logic
N ame CS 1 ,CS 2 OE WE A 0 ~A15
Function Chip select inputs O utput Enable input W rite Enable input A ddress Inputs
Name Vcc Vss UB LB DNU
Function Power Supply Ground U pper Byte (I/O 9~16) L ower Byte (I/O 1~8 ) Do Not Use
CS 1 CS 2
I/O1 ~I/O16 D ata Inputs/outputs
2
merging Memory & Logic Solutions Inc.
ABSOLUTE MAXIMUM RATINGS * Parameter
Voltage on Any Pin Relative to Vss Voltage on Vcc supply relative to Vss Power Dissipation Operating Temperature
EM610FV16 Series
Low Power, 64Kx16 SRAM
Symbol
VIN , VOUT VCC PD TA
Ratings
-0.2 to Vcc+0.3(Max. 4.0V) -0.2 to 4.0V 1.0 -40 to 85
Unit
V V W
oC
* Stresses greater than those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. Functional
operation should be restricted to recommended operating condition. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
FUNCTIONAL DESCRIPTION
CS1 H X X L L L L L L L L CS 2 X L X H H H H H H H H OE X X X H H L L L X X X WE X X X H H H H H L L L LB X X H L X L H L L H L UB X X H X L H L L H L L I/O 1-8 High-Z High-Z High-Z High-Z High-Z Data Out High-Z Data Out Data In High-Z Data In I/O9-16 High-Z High-Z High-Z High-Z High-Z High-Z Data Out Data Out High-Z Data In Data In Mode Deselected Deselected Deselected Output Disabled Output Disabled Lower Byte Read Upper Byte Read Word Read Lower Byte Write Upper Byte Write Word Write Power Stand by Stand by Stand by Active Active Active Active Active Active Active Active
Note: X means don’t care. (Must be low or high state)
3
merging Memory & Logic Solutions Inc.
RECOMMENDED DC OPERATING CONDITIONS 1)
Parameter Supply voltage Ground Input high voltage Input low voltage
1. 2. 3. 4.
EM610FV16 Series
Low Power, 64Kx16 SRAM
Symbol VCC VSS VIH VIL
Min 2.7 0 2.2 -0.23)
Typ 3.3 0 -
Max 3.6 0 VCC + 0.22) 0.6
Unit V V V V
TA= -40 to 85o C, otherwise specified Overshoot: VCC +2.0 V in case of pulse width < 20ns Undershoot: -2.0 V in case of pulse width < 20ns Overshoot and undershoot are sampled, not 100% tested.
CAPACITANCE 1) (f =1MHz, TA=25oC)
Item Input capacitance Input/Ouput capacitance
1. Capacitance is sampled, not 100% tested
Symbol C IN CIO
Test Condition VIN=0V VIO =0V
Min -
Max 8 10
Unit pF pF
DC AND OPERATING CHARACTERISTICS
Parameter Input leakage current Output leakage current Operating power supply Symbol I LI ILO I CC ICC1 Average operating current ICC2 Output low voltage Output high voltage Standby Current (TTL) VOL VOH ISB
V IN =VSS t o VCC CS 1=V I H o r CS 2 =V IL o r OE=V IH o r WE =V IL or LB =UB = VIH V IO =VSS t o V CC IIO =0mA, CS 1=V IL , CS 2= WE = VIH , VI N=V I H or V IL C ycle time=1µs, 100% duty, IIO=0mA, CS 1< 0.2V, LB V CC-0.2V C ycle time = Min, I IO =0mA, 100% duty, CS 1=V IL, CS 2=V IH, L B =VIL or/and UB=V IL , V IN=V IL or VI H IOL = 2 .1mA IO H = -1.0mA CS 1=V I H, CS 2 = VIL , Other inputs=V I H or V IL CS 1> V C C-0.2V, CS 2 >V CC -0.2V (CS1 c ontrolled)
Test Conditions
Min -1 -1 55ns 70ns 2.4 -
Typ -
Max 1 1 3 3 26 20 0.4 0.3
Unit µA µA mA mA
mA V V mA
Standby Current (CMOS)
I SB1
or 0V< CS2 V cc-0.2V
CS 1 GND Vcc 2.7V CS 2 tSDR
Data Retention Mode
tRDR
VDR 0.4V
CS2 < 0 .2V
GND
9
merging Memory & Logic Solutions Inc.
EM610FV16 Series
Low Power, 64Kx16 SRAM
Unit: millimeters
PACKAGE DIMENSION
48 Ball Fine Pitch BGA (0.75mm ball pitch) Top View
B
Bottom View
A1 index Mark
B B1 6 A B C 5 4 3 21
0.5 0.5 Y C1 C B/2
#A1
C
D E C1/2 F G H
Side View
0.26 E2 D
0. 25 T yp.
Detail A
A
E E1
Min A B B1 C C1 D E E1 E2 Y 5.93 6.93 0.30 1.00 -
Typ 0.75 6.00 3.75 7.00 5.25 0.35 1.04 0.79 0.25 -
Max 6.03 7.03 0.40 1.10 0.08
NOTES. 1. Bump counts : 48(8row x 6column) 2. Bump pitch : (x,y)=(0.75x0.75) (typ.) 3. All tolerence are +/-0.050 unless otherwise specified. 4. Typ : Typical 5. Y is coplanarity : 0.08(Max)
10
0. 79 T yp.
C
merging Memory & Logic Solutions Inc.
MEMORY FUNCTION GUIDE
EM610FV16 Series
Low Power, 64Kx16 SRAM
EM X XX X X X XX X X - XX XX
1. EMLSI Memory 2. Device Type 3. Density 4. Option 5. Technology 6. Operating Voltage
1. Memory Component 2. Device Type 6 ------------------------ Low Power SRAM 7 ------------------------ STRAM 3. Density 1 ------------------------- 1M 2 ------------------------- 2M 4 ------------------------- 4M 8 ------------------------- 8M 16 ----------------------- 16M 32 ----------------------- 32M 64 ----------------------- 64M 4. Option 0 ----------------------- Dual CS 1 ----------------------- Single CS 5. Technology Blank ------------------ CMOS F ------------------------ Full CMOS 6. Operating Voltage Blank ------------------ 5.0V V ------------------------- 2.7V~3.6V U ------------------------- 3.0V S ------------------------- 2.5V R ------------------------- 2.0V P ------------------------- 1.8V 7. Orginzation 8 ---------------------- x8 bit 16 ---------------------- x16 bit 32 ---------------------- x32 bit 11
11. Power 10. Speed
9. Packages 8. Version 7. Orgainzation
8. Version Blank ----------------- Mother Die A ----------------------- First revision B ----------------------- Second revision C ----------------------- Third revision D ----------------------- Fourth revision 9. Package Blank ---------------------- FPBGA S ---------------------------- 32 sTSOP1 T ---------------------------- 32 TSOP1 U ---------------------------- 44 TSOP2 W ---------------------------- Wafer 10. Speed 45 ---------------------- 45ns 55 ---------------------- 55ns 70 ---------------------- 70ns 85 ---------------------- 85ns 10 --------------------- 100ns 12 --------------------- 120ns 11. Power LL ---------------------- Low Low Power LF ---------------------- Low Low Power (Pb-free) L ---------------------- Low Power S ---------------------- Standard Power
很抱歉,暂时无法提供与“EM6161U32AT-55L”相匹配的价格&库存,您可以联系我们找货
免费人工找货