PO74G00ASIU

PO74G00ASIU

  • 厂商:

    ETC2

  • 封装:

  • 描述:

    PO74G00ASIU - 54, 74 Series GHz Logic - List of Unclassifed Manufacturers

  • 详情介绍
  • 数据手册
  • 价格&库存
PO74G00ASIU 数据手册
PO54G00A, PO74G00A QUADRUPLE 2-INPUT POSITIVE-NAND GATE 54, 74 Series GHz Logic FEATURES: . Patented technology . Specified From –40°C to 85°C, –40°C to 125°C, and –55°C to 125°C . Operating frequency up to 1.125GHz with 2pf load . Operating frequency up to 750MHz with 5pf load . Operating frequency up to 350MHz with 15pf load . VCC Operates from 1.65V to 3.6V . Propagation delay < 1.5ns max with 15pf load . Low input capacitance: 4pf typical . Latch-Up Performance Exceeds 250 mA Per JESD 17 . ESD Protection Exceeds JESD 22 . 2000-VHuman-BodyModel (A114-A) . 200-VMachineModel (A115-A) . 1000-VCharged-DeviceModel (C101) . Available in 14pin 150mil wide SOIC package . Available in 14pin Ceramic Dual Flatpack . Available in 20pin Leadless Ceramic Chip Carrier 09/12/07 DESCRIPTION: Potato Semiconductor’s PO74G00A is designed for world top performance using submicron CMOS technology to achieve 1.125GHz TTL/CMOS output frequency with less than 1.5ns propagation delay. This quadruple 2-input positive-NAND gate is designed for 1.65-V to 3.6-V VCC operation. The PO74G00A performs the Boolean function Y= A · B or Y= A + B in positive logic. Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of these devices as translators in a mixed 3.3V/5V system environment. Pin Configuration 1A 1B 1Y 2A 2B 2Y GND 1 2 3 4 5 6 7 14 13 12 11 10 9 8 V CC 4B 4A 4Y 3B 3A 3Y 1Y NC 2A NC 2B 1B 1A NC VCC 4B 4 5 6 7 8 3 2 1 20 19 18 17 16 15 14 9 10 11 12 13 4A NC 4Y NC 3B Pin Description INPUTS A H L X B H X L OUTPUT Y L H H Logic Block Diagram A B Y 1 C o p y r i g h t © 2005-2007, Potato Semiconductor Corporation 2Y GND NC 3Y 3A PO54G00A, PO74G00A QUADRUPLE 2-INPUT POSITIVE-NAND GATE 54, 74 Series GHz Logic 09/12/07 Maximum Ratings Description Storage Temperature Operation Temperature Operation Voltage Input Voltage Output Voltage Max -65 to 150 -55 to 125 -0.5 to +4.6 -0.5 to +5.5 -0.5 to Vcc+0.5 Unit °C °C V V V Note: stresses greater than listed under Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability specification is not implied. DC Electrical Characteristics Symbol Description Output High voltage Output Low voltage Input High voltage Input Low voltage Input High current Input Low current Clamp diode voltage Test Conditions Vcc=3V Vin=VIH or VIL, IOH= -12mA Vcc=3V Vin=VIH or VIL, IOH=12mA Guaranteed Logic HIGH Level (Input Pin) Guaranteed Logic LOW Level (Input Pin) Vcc = 3.6V and Vin = 5.5V Vcc = 3.6V and Vin = 0V Vcc = Min. And IIN = -18mA Min Typ M ax Unit VOH VOL VIH VIL IIH IIL VIK Notes: 1. 2. 3. 4. 5. 2.4 2 -0.5 - 3 0.3 -0.7 0.5 5.5 0.8 5 -5 -1.2 V V V V uA uA V For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type. Typical values are at Vcc = 3.3V, 25 ° C ambient. This parameter is guaranteed but not tested. Not more than one output should be shorted at one time. Duration of the test should not exceed one second. VoH = Vcc – 0.6V at rated current 2 C o p y r i g h t © 2005-2007, Potato Semiconductor Corporation PO54G00A, PO74G00A QUADRUPLE 2-INPUT POSITIVE-NAND GATE 54, 74 Series GHz Logic 09/12/07 Power Supply Characteristics Symbol Description Quiescent Power Supply Current Power Supply Current per Input High Test Conditions (1) Vcc=Max, Vin=Vcc or GND Vcc=Max, Vin= Vcc-0.6V Min Typ Max Unit IccQ ∆Icc Notes: 1. 2. 3. 4. 5. - 0.1 50 40 500 uA uA For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type. Typical values are at Vcc = 3.3V, 25° C ambient. This parameter is guaranteed but not tested. Not more than one output should be shorted at one time. Duration of the test should not exceed one second. VoH = Vcc – 0.6V at rated current Capacitance Parameters (1) Description Input Capacitance Output Capacitance Test Conditions Vin = 0V Vout = 0V Typ Unit Cin Cout Notes: 4 6 pF pF 1 This parameter is determined by device characterization but not production tested. Switching Characteristics Symbol Description Propagation Delay A, B to Y Propagation Delay A, B to Y Rise/Fall Time Input Frequency Input Frequency Input Frequency Test Conditions (1) CL = 15pF CL = 15pF 0.8V – 2.0V CL =15pF CL = 5pF CL = 2pF M ax Unit tPLH tPHL tr/tf fmax fmax fmax Notes: 1.5 1.5 0.8 350 750 1125 ns ns ns MHz MHz MHz 1. See test circuits and waveforms. 2. tpLH, tpHL, tsk(p), and tsk(o) are production tested. All other parameters guaranteed but not production tested. 3. Airflow of 1m/s is recommended for frequencies above 133MHz 3 C o p y r i g h t © 2005-2006, Potato Semiconductor Corporation PO54G00A, PO74G00A QUADRUPLE 2-INPUT POSITIVE-NAND GATE 54, 74 Series GHz Logic 09/12/07 Test Waveforms Propagation Delay 3V 1.5V Input tPLH tPHL 0V VoH Output 2.0V 1.5V 0.8V VoL tR tf Test Circuit Vcc Pulse Generator D.U.T. 50Ω 15pF to 2pF 4 C o p y r i g h t © 2005-2006, Potato Semiconductor Corporation PO54G00A, PO74G00A QUADRUPLE 2-INPUT POSITIVE-NAND GATE 54, 74 Series GHz Logic Packaging Mechanical Drawing: 14 pin 150mil SOIC 09/12/07 0.244 6.20 0.228 5.80 0.010 0.007 0.25 0.17 0.050 1.27 0.016 0.40 X.XX Denotes dimensions in inches X.XX X.XX Denotes dimensions in millimenters X.XX Packaging Mechanical Drawing: 14pin Leadless Ceramic Chip Carrier X.XX Denotes dimensions in inches X.XX X.XX Denotes dimensions in millimenters X.XX 5 C o p y r i g h t © 2005-2007, Potato Semiconductor Corporation PO54G00A, PO74G00A QUADRUPLE 2-INPUT POSITIVE-NAND GATE 54, 74 Series GHz Logic 09/12/07 Packaging Mechanical Drawing: 20pin Ceramic Dual Flatpack 0.020 (0,51) 0.010 (0,25) 0.020 (0,51) 0.010 (0,25) 0.080 (2,03) 0.064 (1,63) 0.055 (1,40) 0.045 (1,14) 0.045 (1,14) 0.035 (0,89) 0.028 (0,71) 0.022 (0,54) 0.050 (1,27) 0.045 (1,14) 0.035 (0,89) 3 2 1 13 12 4 0.358 (9,09) 0.342 (8,69) 5 6 0.358 (9,09) 7 0.307 (7,80) 8 18 17 16 15 14 X.XX Denotes dimensions in inches X.XX X.XX Denotes dimensions in millimenters X.XX 9 10 11 12 13 Ordering Information Ordering Code PO74G00ASU PO74G00ASR PO74G00ASiU PO74G00ASiR PO54G00ALU PO54G00AFU 14pin SOIC 14pin SOIC 14pin SOIC 14pin SOIC 14pin Leadless Ceramic Chip Carrier 20pin Ceramic Dual Flatpack Package Tube Tape and reel Tube Tape and reel Tube Tube Pb-free & Green Pb-free & Green Pb-free & Green Pb-free & Green Pb-free & Green Pb-free & Green Top-Marking PO74G00AS PO74G00AS PO74G00ASi PO74G00ASi PO54G00AL PO54G00AF TA -40°C to 85°C -40°C to 85°C -40°C to 125° C -40°C to 125° C -55°C to 125° C -55°C to 125° C 6 C o p y r i g h t © 2005-2007, Potato Semiconductor Corporation
PO74G00ASIU
### 物料型号 - PO54G00A 和 PO74G00A

### 器件简介 - 这两款器件是由POTATO Semiconductor生产的四重2输入正NAND门,采用亚微米CMOS技术,实现1.125GHz的TTL/CMOS输出频率,传播延迟小于1.5ns。

### 引脚分配 - 文档中提供了引脚配置图,展示了逻辑块图和引脚描述,包括输出Y、B、H、X等。

### 参数特性 - 最大额定值:包括存储温度(-65至150℃)、操作温度(-55至125℃)、操作电压(-0.5至+4.6V)等。 - 直流电气特性:包括输出高电平电压(VOH)、输出低电平电压(VoL)、输入高电平电压(VIH)等。 - 电源特性:包括静态电源电流(IccQ)、每个输入高电平的电源电流(AIcc)等。 - 电容:包括输入电容(Cin)和输出电容(Cout)。 - 开关特性:包括传播延迟(tPLH、tPHL)、上升/下降时间(tr/tf)、最大输入频率(fmax)等。

### 功能详解 - 这两款器件是四重2输入正NAND门,用于高速逻辑运算。

### 应用信息 - 适用于需要高速逻辑门的场合,如通信设备、高速数据处理等。

### 封装信息 - 提供了14引脚SOIC、14引脚无引线陶瓷芯片载体、20引脚陶瓷双平包装等多种封装选项,并附有机械图纸和订购代码。
PO74G00ASIU 价格&库存

很抱歉,暂时无法提供与“PO74G00ASIU”相匹配的价格&库存,您可以联系我们找货

免费人工找货