0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
EM564161BC-55

EM564161BC-55

  • 厂商:

    ETRON(钰创)

  • 封装:

  • 描述:

    EM564161BC-55 - 256K x 16 Low Power SRAM - Etron Technology, Inc.

  • 数据手册
  • 价格&库存
EM564161BC-55 数据手册
EtronTech Features • Single power supply voltage of 2.3V to 3.6V • Power down features using CE1# and CE2 • Low power dissipation • Data retention supply voltage: 1.0V to 3.6V • Direct TTL compatibility for all input and output • W ide operating temperature range: -40°C to 85°C • Standby current @ VDD = 3.6 V IDDS2 Typical EM564161BC -55 EM564161BC/BA -70/85 EM564161BC –55E EM564161BC/BA -70E/85E 1 µA 1 µA 5 µA 5 µA Maximum 10 µA 10 µA 80 µA 80 µA D GND DQ11 A17 A7 EM564161 256K x 16 Low Power SRAM Rev 3.1 Pin Configuration 48-Ball BGA (CSP), Top View 1 A LB# 2 OE# 3 A0 4 A1 5 A2 6 CE2 04/2004 B DQ8 UB# A3 A4 CE 1# DQ0 C DQ9 DQ10 A5 A6 DQ1 DQ2 DQ3 VDD E VDD DQ12 NC A16 DQ4 GND F DQ14 DQ13 A14 A15 DQ5 DQ6 G DQ15 NC A12 A13 WE# DQ7 Ordering Information Part Number EM564161BC-55 EM564161BC-55E EM564161BC-70 EM564161BC-70E EM564161BA-70 EM564161BA-70E EM564161BC-85 EM564161BA-85 EM564161BA-85E H NC A8 A9 A10 A11 NC Speed 55 ns 55 ns 70 ns 70 ns 70 ns 70 ns 85 ns 85 ns 85 ns IDDS2 10 µA 80 µA 10 µA 80 µA 10 µA 80 µA 10 µA 10 µA 80 µA Package 6x8 BGA 6x8 BGA 6x8 BGA 6x8 BGA 8x10 BGA 8x10 BGA 6x8 BGA 8x10 BGA 8x10 BGA Pin Description Symbol A0 - A17 DQ0 - DQ15 CE1#, CE2 OE# W E# LB#, UB# GND VDD NC Function Address Inputs Data Inputs / Outputs Chip Enable Inputs Output Enable Read / Write Control Input Data Byte Control Inputs Ground Power Supply No Connection Overview The EM564161 is a 4,194,304-bit SRAM organized as 262,144 words by 16 bits. It is designed with advanced CMOS technology. This Device operates from a single 2.3V to 3.6V power supply. Advanced circuit technology provides both high speed and low power. It is automatically placed in low-power mode when chip enable (CE1#) is asserted high or (CE2) is asserted low. There are three control inputs. CE1# and CE2 are used to select the device and for data retention control, and output enable (OE#) provides fast memory access. Data byte control pin (LB#,UB#) provides lower and upper byte access. This device is well suited to various microprocessor system applications where high speed, low power and battery backup are required. And, with a Etron Technology, Inc. No. 6, Technology Rd. V, Science-Based Industrial Park, Hsinchu, Taiwan 30077, R.O.C. TEL: (886)-3-5782345 FAX: (886)-3-5778671 Etron Technology, Inc., reserves the right to make changes to its products and specifications without notice. EtronTech EM564161 guaranteed operating range from -40°C to 85°C, the EM564161 can be used in environments exhibiting extreme temperature conditions. 2 Rev 3.1 Apr. 2004 EtronTech Block Diagram EM564161 A0 MEMORY CELL ARRAY 2,048X128X16 (4,194,304) A17 VDD GND DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 SENSE AMP DQ8 DQ9 DQ10 DQ11 DQ12 DQ13 DQ14 DQ15 COLUMN ADDRESS DECODER WE# UB# LB# OE# CE1# CE2 POWER DOWN CIRCUIT 3 Rev 3.1 Apr. 2004 EtronTech Operating Mode Mode CE1# CE2 OE# WE# LB# L Read L H L H H L L W rite L H X L H L L Output Deselect L H Standby X L X X X X H X X X X X H X H X High-Z High-Z H H H X UB# L L H L L H X High-Z High-Z DQ0~DQ7 DOUT High-Z DOUT DIN High-Z DIN DQ8~DQ15 DOUT DOUT High-Z DIN DIN High-Z EM564161 Note: X = don't care. H=logic high. L=logic low. Absolute Maximum Ratings Supply voltage, VDD Input voltages, VIN Input and output voltages, VI/O Operating temperature, TOPR Storage temperature, TSTRG Soldering Temperature (10s), TSOLDER Power dissipation, PD -0.3 to +4.6V -0.3 to +4.6V -0.5 to VDD +0.5V -40 to +85°C -55 to +150°C 240°C 0.6 W DC Recommended Operating Conditions (Ta=-40°C to 85°C) Symbol VDD VIH VIL Parameter Power Supply Voltage Input High Voltage Input Low Voltage Min 2.3 2.2 -0.3 (2) Typ − − − − Max 3.6 VDD + 0.3 0.6 3.6 (1) Unit V V V V VDR Data Retention Supply Voltage Note: (1) Overshoot : VDD +2.0V in case of pulse width ≤ 20ns (2) Undershoot : -2.0V in case of pulse width ≤ 20ns 1.0 4 Rev 3.1 Apr. 2004 EtronTech DC Characteristics (Ta = -40°C to 85°C, VDD = 2.3V to 3.6V) Parameter Input low current Output low voltage Output high voltage Symbol IIL VOL VOH IIN = 0V to VDD IOL = 2.1 mA IOH = -1.0 mA VDD = 3.6 V VDD = 2.7 V VDD = 2.3 V VDD = 3.6 V 70/85 VDD = 2.7 V VDD = 2.3 V IDD2 IDDS1 Standby current IDDS2** (Note) CE1# = VIH or CE2 = VIL CE1# = VDD – 0.2V or CE2 = 0.2V VDD = 3.6 V 55/70/85 VDD = 2.7 V VDD = 2.3 V 55E/70E/85 VDD = 3.6 V E Notes: * Typical value are measured at Ta = 25°C. ** In standby mode with CE1# ≥ VDD - 0.2V, these limits are assured for the condition CE2 ≥ VDD - 0.2V or CE2 ≤ 0.2V. Cycle time = 1µs T est Conditions Min -1 VDD 0.15 Cycle time = min CE1# = VIL and IDD1 Operating current CE2 = VIH and IOUT = 0mA Other Input = VIH / VIL 55 − − − − − − − − − − − − EM564161 T yp* Max Unit − − − 20 13 10 15 10 7 − − 1 0.8 0.5 5 1 0.4 − 35 25 20 25 15 12 5 0.5 10 5 3 80 µA mA mA µA V V Capacitance (Ta = 25°C; f = 1 MHz) Parameter Input capacitance Output capacitance Symbol CIN Min − T yp − Max 10 Unit pF T est Conditions VIN = GND COUT 10 pF VOUT = GND − − Notes: This parameter is periodically sampled and is not 100% tested. 5 Rev 3.1 Apr. 2004 EtronTech Read Cycle EM564161 AC Characteristics and Operating Conditions (Ta = -40°C to 85°C, VDD = 2.3V to 3.6V) EM564161 Symbol tRC tAA tCO1 tCO2 tOE tBA tLZ tOLZ tBLZ tHZ tOHZ tBHZ tOH Write Cycle EM564161 Symbol Parameter -55 -70 -85 Unit Read cycle time Address access time Chip Enable (CE1#) Access Time Chip Enable (CE2) Access Time Output enable access time Data Byte Control Access Time Chip Enable Low to Output in Low-Z Output enable Low to Output in Low-Z Data Byte Control Low to Output in Low-Z Chip Enable High to Output in High-Z Output Enable High to Output in High-Z Data Byte Control High to Output in High-Z Output Data Hold Time Parameter 55 − − − − − 10 3 5 − − − 10 -55 -70 -85 Unit − 85 85 85 45 85 − − − 35 35 35 − ns Min Max Min Max Min Max − 55 55 55 25 55 − − − 20 20 20 − 70 − − − − − 10 3 5 − − − 10 − 70 70 70 35 70 − − − 25 25 25 − 85 − − − − − 10 3 5 − − − 10 Min Max Min Max Min Max tWC tWP tCW tBW tAS tWR tWHZ tOW tDS tDH Write cycle time Write pulse width Chip Enable to end of write Data Byte Control to end of Write Address setup time Write Recovery time WE# Low to Output in High-Z WE# High to Output in Low-Z Data Setup Time Data Hold Time 55 45 45 45 0 0 − 5 25 0 − − − − − − 25 − − − 70 55 60 60 0 0 − 5 30 0 − − − − − − 30 − − − 85 55 70 70 0 0 − 5 35 0 − − − − − − 35 − − − ns AC Test Condition • Output load : 50pF + one TTL gate • Input pulse level : 0.4V, 2.4V • Timing measurements : 0.5 x VDD • tR, tF : 5ns 6 Rev 3.1 Apr. 2004 EtronTech Read Cycle (See Note 1) t RC EM564161 A ddr ess t AA t OH t CO1 CE 1# CE2 t CO2 t HZ t OE O E# t OH Z t BA UB# , LB# t BLZ t OLZ t LZ t BHZ D O UT VALID DATA OU T 7 Rev 3.1 Apr. 2004 EtronTech Write Cycle1 (WE# Controlled)(See Note 4) tWC EM564161 Address t AS tWP tW R W E# t CW CE1# CE2 t CW t BW UB# , LB# t W HZ t OW D OUT (See Note2) (See Note3) t DS t DH D IN (See Note 5) VALID DATA IN (See Note 5) 8 Rev 3.1 Apr. 2004 EtronTech Write Cycle 2 (CE1# Controlled)(See Note 4) tW C EM564161 Addres s t AS tWP tW R W E# t CW CE1# CE2 t CW t BW UB# , LB# t BLZ t W HZ DOUT t LZ t DS t DH DIN (See Note 5) VALID DATA IN 9 Rev 3.1 Apr. 2004 EtronTech Write Cycle 3 (CE2 Controlled)(See Note 4) tW C EM564161 Addres s t AS tWP tW R W E# t CW CE1# CE2 t CW t W HZ DO UT t LZ t DS t DH DIN (See Note 5) VALID DATA IN 10 Rev 3.1 Apr. 2004 EtronTech Write Cycle4 (UB#, LB# Controlled)(See Note 4) tW C EM564161 Addres s t AS tWP tW R W E# t CW CE1# CE2 t CW t BW UB# , LB# t BLZ t W HZ DO UT t LZ t DS t DH DIN (See Note 5) VALID DATA IN Note: 1. WE# remains HIGH for the read cycle. 2. If CE1# goes LOW (or CE2 goes HIGH) with or after WE# goes LOW, the outputs will remain at high impedance. 3. If CE1# goes HIGH (or CE2 goes LOW) coincident with or before WE# goes HIGH, the outputs will remain at high impedance. 4. If OE# is HIGH during the write cycle, the outputs will remain at high impedance. 5. Because I/O signals may be in the output state at this time, input signals of reverse polarity must not be applied. 11 Rev 3.1 Apr. 2004 EtronTech Data Retention Characteristics (Ta = -40°C to 85°C) Symbol Data Retention Supply Voltage Parameter CE1# ≥ VDD - 0.2V, CE2 ≤ 0.2V, VIN ≥ VDD - 0.2V or VIN ≤ 0.2V Min EM564161 Typ Max Unit VDR tSDR tRDR 1.0 0 tRC − − − 3.6 − − V ns ns Chip Deselect to Data Retention Mode Time Recovery Time CE1# Controlled Data Retention Mode t SDR V DD 2.7V Data Retention Mode t RDR 2 .2V V DR CE1# GND Note 1 CE2 Controlled Data Retention Mode VDD 2.7 V CE 2 t S DR t RDR D ata Reten tion M ode VDR 0.4V GND Note 2 Note: 1. CE1# ≥ VDD – 0.2V or UB# = LB# ≥ VDD – 0.2V 2. CE2 ≤ 0.2V 12 Rev 3.1 Apr. 2004 EtronTech Package Diagrams 48-Ball (6mm x 8mm) BGA Units in mm TOP VIEW EM564161 BOTTOM VIEW 0.10 S 0.25 S C C PIN 1 CORNER A B PIN 1 CORNER 0.30 3 4 5 6 6 5 4 3 0.05(48X) 2 1 1 2 -B0.75 3.75 -A0.20(4X) 0.10 -CSEATING PLANE 13 Rev 3.1 Apr. 2004 EtronTech Package Diagrams 48-Ball (8mm x 10mm) BGA Units in mm TOP VIEW EM564161 BO TT OM VIEW 0.10 S 0.25 S C C PIN 1 CO RNE R A B PIN 1 CO RNE R 0.30 3 4 5 6 6 5 4 3 0.05(48X) 2 1 1 2 A B C A B C 5.25 0.1 D E D E 10 .0 0.75 F G H F G H -B0.75 -A3.75 8.0 0.20(4X) 0.10 0.02 0.05 0.52 0.25 D -CSEATIN G PLANE D 0.10 1.20 MAX 0.36 0.02 0.05 14 Rev 3.1 Apr. 2004
EM564161BC-55 价格&库存

很抱歉,暂时无法提供与“EM564161BC-55”相匹配的价格&库存,您可以联系我们找货

免费人工找货