100352 Low Power 8-Bit Buffer with Cut-Off Drivers
October 1989 Revised August 2000
100352 Low Power 8-Bit Buffer with Cut-Off Drivers
General Description
The 100352 contains an 8-bit buffer, individual inputs (Dn), outputs (Qn), and a data output enable pin (OEN). A Q output follows its D input when the OEN pin is LOW. A HIGH on OEN holds the outputs in a cut-off state. The cut-off state is designed to be more negative than a normal ECL LOW level. This allows the output emitter-followers to turn off when the termination supply is −2.0V, presenting a high impedance to the data bus. This high impedance reduces termination power and prevents loss of low state noise margin when several loads share the bus. The 100352 outputs are designed to drive a doubly terminated 50Ω transmission line (25Ω load impedance). All inputs have 50 kΩ pull-down resistors.
Features
s Cut-off drivers s Drives 25Ω load s Low power operation s 2000V ESD protection s Voltage compensated operating range = −4.2V to −5.7V s Available to industrial grade temperature range
Ordering Code:
Order Number 100352PC 100352QC 100352QI Package Number N24E V28A V28A Package Description 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-010, 0.400 Wide 28-Lead Plastic Lead Chip Carrier (PLCC), JEDEC MO-047, 0.450 Square 28-Lead Plastic Lead Chip Carrier (PLCC), JEDEC MO-047, 0.450 Square Industrial Temperature Range (−40°C to +85°C)
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Logic Symbol
Connection Diagrams
24-Pin DIP
Pin Descriptions
Pin Names D0–D7 OEN Q0–Q7 NC Description Data Inputs Output Enable Input Data Outputs No Connect
28-Pin PLCC
© 2000 Fairchild Semiconductor Corporation
DS010248
www.fairchildsemi.com
100352
Truth Table
Inputs Dn L H X
H = HIGH Voltage Level L = LOW Voltage Level Cutoff = Lower-than-LOW State X = Don’t Care
Outputs OEN L L H Qn L H Cutoff
Logic Diagram
www.fairchildsemi.com
2
100352
Absolute Maximum Ratings(Note 1)
Storage Temperature (TSTG) Maximum Junction Temperature (TJ) VEE Pin Potential to Ground Pin Input Voltage (DC) Output Current (DC Output HIGH) ESD (Note 2)
−65°C to +150°C +150°C −7.0V to +0.5V
VEE to +0.5V
Recommended Operating Conditions
Case Temperature (TC) Commercial Industrial Supply Voltage (VEE) 0°C to +85°C
−40°C to +85°C −5.7V to −4.2V
−100 mA ≥2000V
Note 1: The “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum rating. The “Recommended Operating Conditions” table will define the conditions for actual device operation. Note 2: ESD testing conforms to MIL-STD-883, Method 3015.
Commercial Version DC Electrical Characteristics (Note 3)
VEE = −4.2V to −5.7V, VCC = VCCA = GND, TC = 0°C to +85°C Symbol VOH VOL VOHC VOLC VOLZ VIH VIL IIL IIH IEE Parameter Output HIGH Voltage Output LOW Voltage Output HIGH Voltage Output LOW Voltage Cut-Off LOW Voltage Input HIGH Voltage Input LOW Voltage Input LOW Current Input HIGH Current Power Supply Current −138 −143 −70 −70 mA −1165 −1830 0.50 240 Min −1025 −1830 −1035 −1610 −1950 −870 −1475 Typ −955 −1705 Max −870 −1620 Units mV mV mV mV mV µA µA VIN =VIH (Max) or VIL (Min) VIN = VIH (Min) or VIL (Max) VIN = VIH (Min) or VIL (Max) Guaranteed HIGH Signal for All Inputs Guaranteed LOW Signal for All Inputs VIN = VIL (Min) VIN = VIH (Max) Inputs Open VEE = −4.2V to −4.8V VEE = −4.2V to −5.7V Conditions Loading with 25Ω to −2.0V Loading with 25Ω to −2.0V OEN = HIGH
Note 3: The specified limits represent the “worst case” value for the parameter. Since these values normally occur at the temperature extremes, additional noise immunity and guardbanding can be achieved by decreasing the allowable system operating ranges. Conditions for testing shown in the tables are chosen to guarantee operation under “worst case” conditions.
DIP AC Electrical Characteristics
VEE = −4.2V to −5.7V, VCC = VCCA = GND Symbol tPLH tPHL tPZH tPHZ tTLH tTHL Parameter Propagation Delay Dn to Output Propagation Delay OEN to Output Transition Time 20% to 80%, 80% to 20% TC = 0°C Min 0.70 1.60 1.00 0.45 Max 2.00 4.20 2.70 2.00 TC = +25°C Min 0.70 1.60 1.00 0.45 Max 2.00 4.20 2.70 2.00 TC = +85°C Min 0.70 1.60 1.00 0.45 Max 2.20 4.20 2.70 2.00 Units ns ns ns Conditions Figures 1, 2 (Note 4) Figures 1, 2 (Note 4) Figures 1, 2
Note 4: The propagation delay specified is for single output switching. Delays may vary up to 300 ps with multiple outputs switching.
3
www.fairchildsemi.com
100352
Commercial Version (Continued) PLCC AC Electrical Characteristics
VEE = 4.2V to −5.7V, VCC = VCCA = GND Symbol tPLH tPHL tPZH tPHZ tTLH tTHL tOSHL Parameter Propagation Delay Dn to Output Propagation Delay OEN to Output Transition Time 20% to 80%, 80% to 20% Maximum Skew Common Edge Output-to-Output Variation Data to Output Path tOSLH Maximum Skew Common Edge Output-to-Output Variation Data to Output Path tOST Maximum Skew Opposite Edge Output-to-Output Variation Data to Output Path tPS Maximum Skew Pin (Signal) Transition Variation Data to Output Path
Note 5: The propagation delay specified is for single output switching. Delays may vary up to 300 ps with multiple outputs switching. Note 6: Output-to-Output Skew is defined as the absolute value of the difference between the actual propagation delay for any outputs within the same packaged device. The specifications apply to any outputs switching in the same direction either HIGH-to-LOW (tOSHL), or LOW-to-HIGH (tOSLH), or in opposite directions both HL and LH (tOST). Parameters tOST and tPS guaranteed by design.
TC = 0°C Min 0.70 1.60 1.00 0.45 Max 1.80 4.00 2.50 1.90
TC = +25°C Min 0.70 1.60 1.00 0.45 Max 1.80 4.00 2.50 1.90
TC = +85°C Min 0.70 1.60 1.00 0.45 Max 2.00 4.00 2.50 1.90
Units
Conditions Figures 1, 2 (Note 5) Figures 1, 2 (Note 5) Figures 1, 2 PLCC only
ns ns ns
230
230
230
ps
(Note 6) PLCC only
240
240
240
ps
(Note 6) PLCC only
350
350
350
ps
(Note 6) PLCC only
350
350
350
ps
(Note 6)
www.fairchildsemi.com
4
100352
Industrial Version PLCC DC Electrical Characteristics (Note 7)
VEE = −4.2V to −5.7V, VCC = VCCA = GND, TC = −40°C to +85°C TC = −40°C Symbol Parameter Min Max VOH VOL VOHC VOLC VOLZ VIH VIL IIL IIH IEE Output HIGH Voltage Output LOW Voltage Output HIGH Voltage Output LOW Voltage Cut-Off LOW Voltage Input HIGH Voltage Input LOW Voltage Input LOW Current Input HIGH Current Power Supply Current −138 −143 −60 −60 −138 −143 −70 −70 mA −1170 −1830 0.50 340 −1085 −1830 −1095 −1565 −1950 −870 −1480 −1165 −1830 0.50 240 −870 −1575 TC = 0°C to +85°C Min −1025 −1830 −1035 −1610 −1950 −870 −1475 Max −870 −1620 Units mV mV mV mV mV µA µA Conditions VIN = VIH(Max) or VIL(Min) VIN = VIH(Min) or VIL(Max) VIN = VIH(Min) or VIL (Max) Guaranteed HIGH Signal for All Inputs Guaranteed LOW Signal for All Inputs VIN = VIL(Min) VIN = VIH(Max) Inputs OPEN VEE = −4.2V to −4.8V VEE = −4.2V to −5.7V Loading with 25Ω to −2.0V Loading with 25Ω to −2.0V OEN = HIGH
Note 7: The specified limits represent the “worst case” value for the parameter. Since these values normally occur at the temperature extremes, additional noise immunity and guardbanding can be achieved by decreasing the allowable system operating ranges. Conditions for testing shown in the tables are chosen to guarantee operation under “worst case” conditions.
PLCC AC Electrical Characteristics
VEE = 4.2V to −5.7V, VCC = VCCA = GND Symbol tPLH tPHL tPZH tPHZ tTLH tTHL Parameter Propagation Delay Dn to Output Propagation Delay OEN to Output Transition Time 20% to 80%, 80% to 20% TC = −40°C Min 0.60 1.40 1.00 0.40 Max 1.80 4.40 2.50 2.50 TC = +25°C Min 0.70 1.60 1.00 0.45 Max 1.80 4.00 2.50 1.90 TC = +85°C Min 0.70 1.60 1.00 0.45 Max 2.00 4.00 2.50 1.90 Units ns ns ns Conditions Figures 1, 2 (Note 8) Figures 1, 2 (Note 8) Figures 1, 2
Note 8: The propagation delay specified is for single output switching. Delays may vary up to 300 ps with multiple outputs switching.
5
www.fairchildsemi.com
100352
Test Circuitry
Notes: VCC, VCCA = +2V, VEE = −2.5V L1 and L2 = equal length 50Ω impedance lines RT = 50Ω terminator internal to scope Decoupling 0.1 µF from GND to VCC and VEE All unused outputs are loaded with 25Ω to GND CL = Fixture and stray capacitance ≤ 3 pF
FIGURE 1. AC Test Circuit
Switching Waveforms
Note: The output AC measurement point for cut-off propagation delay testing = the 50% voltage point between active VOL and VOH.
FIGURE 2. Propagation Delay, Cut-Off and Transition Times
www.fairchildsemi.com
6
100352
Physical Dimensions inches (millimeters) unless otherwise noted
24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-010, 0.400 Wide Package Number N24E
7
www.fairchildsemi.com
100352 Low Power 8-Bit Buffer with Cut-Off Drivers
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
28-Lead Plastic Lead Chip Carrier (PLCC), JEDEC MO-047, 0.450 Square Package Number V28A
Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. www.fairchildsemi.com 8 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com