0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
74ACT16240

74ACT16240

  • 厂商:

    FAIRCHILD(仙童半导体)

  • 封装:

  • 描述:

    74ACT16240 - 16-Bit Inverting Buffer/Line Driver with 3-STATE Outputs - Fairchild Semiconductor

  • 数据手册
  • 价格&库存
74ACT16240 数据手册
74ACT16240 16-Bit Inverting Buffer/Line Driver with 3-STATE Outputs August 1999 Revised May 2005 74ACT16240 16-Bit Inverting Buffer/Line Driver with 3-STATE Outputs General Description The ACT16240 contains sixteen inverting buffers with 3-STATE outputs designed to be employed as a memory and address driver, clock driver, or bus-oriented transmitter/receiver. The device is nibble controlled. Each nibble has separate 3-STATE control inputs which can be shorted together for full 16-bit operation. Features s Separate control logic for each byte s 16-bit version of the ACT240 s Outputs source/sink 24 mA s TTL-compatible inputs Ordering Code: Order Number 74ACT16240SSC 74ACT16240MTD Package Number MS48A MTD48 Package Description 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code. Logic Symbol Connection Diagram Pin Descriptions Pin Names OEn I0–I15 O0–O15 Description Output Enable Inputs (Active LOW) Inputs Outputs FACT¥ is a trademark of Fairchild Semiconductor Corporation. © 2005 Fairchild Semiconductor Corporation DS500293 www.fairchildsemi.com 74ACT16240 Truth Tables Inputs OE1 L L H I0–I3 L H X Outputs O0–O3 H L Z OE2 L L H Inputs I4–I7 L H X Outputs O4–O7 H L Z Inputs OE3 L L H I8–I11 L H X Outputs O8–O11 H L Z OE4 L L H Inputs I12–I15 L H X Outputs O12–O15 H L Z H H IGH Voltage Level L LOW Voltage Level X Immaterial Z High Impedance Functional Description The ACT16240 contains sixteen inverting buffers with 3-STATE standard outputs. The device is nibble (4 bits) controlled with each nibble functioning identically, but independently of the other. The control pins may be shorted together to obtain full 16-bit operation. The 3-STATE outputs are controlled by an Output Enable (OEn) input for each nibble. When OEn is LOW, the outputs are in 2-state mode. When OEn is HIGH, the outputs are in the high impedance mode, but this does not interfere with entering new data into the inputs. Logic Diagram www.fairchildsemi.com 2 74ACT16240 Absolute Maximum Ratings(Note 1) Supply Voltage (VCC) DC Input Diode Current (IIK) VI VI VO VO 0.5V to 7.0V 20 mA 20 mA 20 mA 20 mA 0.5V to VCC  0.5V r 50 mA r 50 mA 140qC 65qC to 150qC Recommended Operating Conditions Supply Voltage (VCC) Input Voltage (VI) Output Voltage (VO) Operating Temperature (TA) Minimum Input Edge Rate ('V/'t) VIN from 0.8V to 2.0V VCC @ 4.5V, 5.5V Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT¥ circuits outside databook specifications. 4.5V to 5.5V 0V to VCC 0V to VCC 0.5V VCC  0.5V 0.5V VCC  0.5V DC Output Diode Current (IOK) 40qC to 85qC 125 mV/ns DC Output Voltage (VO) DC Output Source/Sink Current (IO) DC VCC or Ground Current per Output Pin Junction Temperature Storage Temperature DC Electrical Characteristics Symbol VIH VIL VOH Minimum HIGH Input Voltage Maximum LOW Input Voltage Minimum HIGH Output Voltage Parameter VCC (V) 4.5 5.5 4.5 5.5 4.5 5.5 4.5 5.5 VOL Maximum LOW Output Voltage 4.5 5.5 4.5 5.5 IOZ IIN ICCT ICC IOLD IOHD Maximum 3-STATE Leakage Current Maximum Input Leakage Current Maximum ICC/Input Max Quiescent Supply Current Minimum Dynamic Output Current (Note 3) 5.5 5.5 5.5 5.5 5.5 0.6 8.0 0.001 0.001 TA Typ 1.5 1.5 1.5 1.5 4.49 5.49 2.0 2.0 0.8 0.8 4.4 5.4 3.86 4.86 0.1 0.1 0.36 0.36 25qC TA 40qC to 85qC 2.0 2.0 0.8 0.8 4.4 5.4 3.76 4.76 0.1 0.1 0.44 0.44 Units VOUT VOUT Conditions 0.1V 0.1V Guaranteed Limits V V V or VCC  0.1V or VCC  0.1V IOUT VIN V IOH IOH V IOUT VIN V IOL IOL VI VO VI VI VIN VOLD VOHD 50 PA VIL or VIH 24 mA 24 mA (Note 2) 50 PA VIL or VIH 24 mA 24 mA (Note 2) VIL, VIH VCC, GND VCC, GND VCC  2.1V VCC or GND 1.65V Max 3.85V Min r0.5 r 0.1 r5.0 r 1.0 1.5 80.0 75 PA PA mA PA mA mA 75 Note 2: All outputs loaded; thresholds associated with output under test. Note 3: M aximum test duration 2.0 ms; one output loaded at a time. 3 www.fairchildsemi.com 74ACT16240 AC Electrical Characteristics VCC Symbol tPLH tPHL tPZH tPZL tPHZ tPLZ Note 4: Voltage Range 5.0 is 5.0V r 0.5V. TA CL Min 2.7 3.0 2.5 2.7 2.3 2.0 25qC 50 pF Typ 4.8 5.1 4.5 4.7 5.0 4.6 Max 7.3 7.3 7.4 7.5 7.9 7.4 TA 40qC to 85qC CL 50 pF Max 7.8 7.8 7.9 8.0 8.2 7.9 ns ns ns Units Parameter Propagation Delay Data to Output Output Enable Time Output Disable Time (V) (Note 4) 5.0 5.0 5.0 Min 2.7 3.0 2.5 2.7 2.3 2.0 Capacitance Symbol CIN CPD Parameter Input Pin Capacitance Power Dissipation Capacitance Typ 4.5 30 Units pF pF VCC VCC 5.0V 5.0V Conditions www.fairchildsemi.com 4 74ACT16240 Physical Dimensions inches (millimeters) unless otherwise noted 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide Package Number MS48A 5 www.fairchildsemi.com 74ACT16240 16-Bit Inverting Buffer/Line Driver with 3-STATE Outputs Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. www.fairchildsemi.com 6 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com
74ACT16240 价格&库存

很抱歉,暂时无法提供与“74ACT16240”相匹配的价格&库存,您可以联系我们找货

免费人工找货