0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
74VHCT74AN

74VHCT74AN

  • 厂商:

    FAIRCHILD(仙童半导体)

  • 封装:

  • 描述:

    74VHCT74AN - Dual D-Type Flip-Flop with Preset and Clear - Fairchild Semiconductor

  • 数据手册
  • 价格&库存
74VHCT74AN 数据手册
74VHCT74A Dual D-Type Flip-Flop with Preset and Clear July 1997 Revised April 1999 74VHCT74A Dual D-Type Flip-Flop with Preset and Clear General Description The VHCT74A is an advanced high speed CMOS Dual DType Flip-Flop fabricated with silicon gate CMOS technology. It achieves the high speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. The signal level applied to the D INPUT is transferred to the Q OUTPUT during the positive going transition of the CK pulse. CLR and PR are independent of the CK and are accomplished by setting the appropriate input LOW. Protection circuits ensure that 0V to 7V can be applied to the input pins without regard to the supply voltage and to the output pins with VCC = 0V. These circuits prevent device destruction due to mismatched supply and input/ output voltages. This device can be used to interface 3V to 5V systems and two supply systems such as battery backup. Features s High speed: fMAX = 160 MHz (typ) at TA = 25°C s High noise immunity: VIH = 2.0V, VIL = 0.8V s Power down protection is provided on all inputs and outputs s Low power dissipation: ICC = 2 µA (max) at TA = 25°C s Pin and function compatible with 74HCT74 Ordering Code: Order Number 74VHCT74AM 74VHCT74ASJ 74VHCT74AMTC 74VHCT74AN Package Number M14A M14D MTC14 N14A Package Description 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter “X” to the ordering code. Logic Symbol IEEE/IEC Connection Diagram Pin Descriptions Pin Names D1, D2 CK1, CK2 CLR1, CLR2 PR1, PR2 Q1, Q1, Q2, Q2 Description Data Inputs Clock Pulse Inputs Direct Clear Inputs Direct Preset Inputs Outputs Truth Table Inputs CLR L H L H H H PR H L L H H H D X X X L H X CK X X Outputs Function Q L H H L H Qn Q H L H H L Qn No Change Clear Preset    X © 1999 Fairchild Semiconductor Corporation DS500026.prf www.fairchildsemi.com 74VHCT74A Absolute Maximum Ratings(Note 1) Supply Voltage (VCC) DC Input Voltage (VIN) DC Output Voltage (VOUT ) (Note 2) (Note 3) Input Diode Current (IIK) Output Diode Current (IOK) (Note 4) DC Output Current (IOUT) DC VCC/GND Current (ICC ) Storage Temperature (TSTG) Lead Temperature (TL) Soldering (10 seconds) 260°C ±20 mA ±25 mA ±50 mA −65°C to +150°C −0.5V to VCC + 0.5V −0.5V to 7.0V −20 mA −0.5V to +7.0V −0.5V to +7.0V Recommended Operating Conditions (Note 5) Supply Voltage (VCC) Input Voltage (VIN) Output Voltage (VOUT) (Note 2) (Note 3) Operating Temperature (TOPR) Input Rise and Fall Time (tr, tf) VCC = 5.0V ± 0.5V 0 ns/V ∼ 20 ns/V Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading varaibles. Fairchild does not recommend operation outside databook specifications. Note 2: HIGH or LOW state. IOUT absolute maximum rating must be observed. Note 3: VCC = 0V. Note 4: VOUT < GND, VOUT > VCC.(Outputs Active) Note 5: Unused inputs must be held HIGH or LOW. They may not float. 4.5V to 5.5V 0V to +5.5V 0V to VCC 0V to 5.5V −40°C to +85°C DC Electrical Characteristics Symbol VIH VIL VOH VOL IIN ICC ICCT IOFF Parameter HIGH Level Input Voltage LOW Level Input Voltage HIGH Level Output Voltage LOW Level Output Voltage Input Leakage Current Quiescent Supply Current Maximum ICC/Input Output Leakage Current (Power Down State) VCC (V) 4.5 5.5 4.5 5.5 4.5 4.5 4.5 4.5 0–5.5 5.5 5.5 0.0 4.40 3.94 0.0 0.1 0.36 ±0.1 2.0 1.35 +0.5 4.50 TA = 25°C Min 2.0 2.0 0.8 0.8 4.40 3.80 0.1 0.44 ±1.0 20.0 1.50 +5.0 Typ Max TA = −40°C to +85°C Min 2.0 2.0 0.8 0.8 Max Units V V V V µA µA mA µA VIN = VIH VIN = VIH IOH = −50 µA IOL = 50 µA Conditions or VIL IOH = −8 mA or VIL IOL = 8 mA VIN = 5.5V or GND VIN = VCC or GND VIN = 3.4V Other Inputs = VCC or GND VOUT = 5.5V www.fairchildsemi.com 2 74VHCT74A AC Electrical Characteristics Symbol fMAX tPLH tPHL tPLH tPHL CIN CPD Parameter Maximum Clock Frequency Propagation Delay Time (CK-Q, Q) Propagation Delay time (CLR, PR -Q, Q) Input Capacitance Power Dissipation Capacitance VCC (V) (Note 6) 5.0 5.0 5.0 5.0 5.0 5.0 T A = 2 5 °C Min 100 80 Typ 160 140 5.8 6.3 7.6 8.1 4 24 7.8 8.8 10.4 11.4 10 Max TA = −40°C to +85°C Min 80 65 1.0 1.0 1.0 1.0 9.0 10.0 12.0 13.0 10 Max Units Conditions CL = 15 pF CL = 50 pF CL = 15 pF CL = 50 pF CL = 15 pF CL = 50 pF VCC = Open (Note 7) MHz ns ns pF pF Note 6: VCC is 5.0 ± 0.5V Note 7: CPD is defined as the value of internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: ICC (opr) = CPD × VCC × fIN + ICC/2 (per flip-flop). AC Operating Requirements Symbol tW(L) tW(H) tW(L) tS tH tREM Minimum Pulse Width (CLR, PR) Minimum Setup Time Minimum Hold Time Minimum Removal Time (CLR, PR) Parameter Minimum Pulse Width (CK) VCC (V) 5.0 ± 0.5 5.0 ± 0.5 5.0 ± 0.5 5.0 ± 0.5 5.0 ± 0.5 TA = 25°C Typ TA = −40°C to +85°C Guaranteed Minimum 5.0 5.0 5.0 0 3.5 5.0 5.0 5.0 0 3.5 ns ns ns ns ns Units 3 www.fairchildsemi.com 74VHCT74A Physical Dimensions inches (millimeters) unless otherwise noted 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow Package Number M14A 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M14D www.fairchildsemi.com 4 74VHCT74A Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC14 5 www.fairchildsemi.com 74VHCT74A Dual D-Type Flip-Flop with Preset and Clear Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N14A LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 2. A critical component in any component of a life support 1. Life support devices or systems are devices or systems device or system whose failure to perform can be reawhich, (a) are intended for surgical implant into the sonably expected to cause the failure of the life support body, or (b) support or sustain life, and (c) whose failure device or system, or to affect its safety or effectiveness. to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the www.fairchildsemi.com user. Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.
74VHCT74AN 价格&库存

很抱歉,暂时无法提供与“74VHCT74AN”相匹配的价格&库存,您可以联系我们找货

免费人工找货