0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
CD4001BC

CD4001BC

  • 厂商:

    FAIRCHILD(仙童半导体)

  • 封装:

  • 描述:

    CD4001BC - Quad 2-Input NOR Buffered B Series Gate . Quad 2-Input NAND Buffered B Series Gate - Fair...

  • 数据手册
  • 价格&库存
CD4001BC 数据手册
CD4001BC/CD4011BC Quad 2-Input NOR Buffered B Series Gate • Quad 2-Input NAND Buffered B Series Gate October 1987 Revised March 2002 CD4001BC/CD4011BC Quad 2-Input NOR Buffered B Series Gate • Quad 2-Input NAND Buffered B Series Gate General Description The CD4001BC and CD4011BC quad gates are monolithic complementary MOS (CMOS) integrated circuits constructed with N- and P-channel enhancement mode transistors. They have equal source and sink current capabilities and conform to standard B series output drive. The devices also have buffered outputs which improve transfer characteristics by providing very high gain. All inputs are protected against static discharge with diodes to VDD and VSS. Features s Low power TTL: Fan out of 2 driving 74L compatibility: s 5V–10V–15V parametric ratings s Symmetrical output characteristics s Maximum input leakage 1 µA at 15V over full temperature range or 1 driving 74LS Ordering Code: Order Number CD4001BCM CD4001BCSJ CD4001BCN CD4011BCM CD4011BCN Package Number M14A M14D N14A M14A N14A Package Description 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code. Connection Diagrams Pin Assignments for DIP, SOIC and SOP CD4001BC Pin Assignments for DIP and SOIC CD4011BC Top View Top View © 2002 Fairchild Semiconductor Corporation DS005939 www.fairchildsemi.com CD4001BC/CD4011BC Schematic Diagrams CD4001BC 1 /4 of device shown J=A+B Logical “1” = HIGH Logical “0” = LOW All inputs protected by standard CMOS protection circuit. CD4011BC 1 /4 of device shown J=A•B Logical “1” = HIGH Logical “0” = LOW All inputs protected by standard CMOS protection circuit. www.fairchildsemi.com 2 CD4001BC/CD4011BC Absolute Maximum Ratings(Note 1) (Note 2) Voltage at any Pin Power Dissipation (PD) Dual-In-Line Small Outline VDD Range Storage Temperature (TS) Lead Temperature (TL) (Soldering, 10 seconds) 260°C (Note 2) 700 mW 500 mW Recommended Operating Conditions Operating Range (VDD) Operating Temperature Range CD4001BC, CD4011BC 3 VDC to 15 VDC −0.5V to VDD +0.5V −55°C to +125°C −0.5 VDC to +18 VDC −65°C to +150°C Note 1: “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. Except for “Operating Temperature Range” they are not meant to imply that the devices should be operated at these limits. The Electrical Characteristics tables provide conditions for actual device operation. Note 2: All voltages measured with respect to VSS unless otherwise specified. DC Electrical Characteristics Symbol IDD Parameter Quiescent Device Current VOL LOW Level Output Voltage VOH HIGH Level Output Voltage VIL LOW Level Input Voltage VIH HIGH Level Input Voltage IOL LOW Level Output Current (Note 3) IOH HIGH Level Output Current (Note 3) IIN Input Current Conditions −55°C Min Max 0.25 0.5 1.0 0.05 0.05 0.05 4.95 4.95 9.95 14.95 1.5 3.0 4.0 3.5 7.0 11.0 0.64 1.6 4.2 −0.64 −1.6 −4.2 −0.10 0.1 3.5 7.0 11.0 0.51 1.3 3.4 −0.51 −1.3 −3.4 Min +25°C Typ 0.004 0.005 0.006 0 0 0 5 10 15 2 4 6 3 6 9 0.88 2.25 8.8 −0.88 −2.25 −8.8 −10−5 10−5 −0.10 0.10 1.5 3.0 4.0 Max 0.25 0.50 1.0 0.05 0.05 0.05 +125°C Min Max 7.5 15 30 0.05 0.05 0.05 4.95 9.95 14.95 1.5 3.0 4.0 3.5 7.0 11.0 0.36 0.9 2.4 −0.36 −0.9 −2.4 −1.0 1.0 Units VDD = 5V, VIN = VDD or VSS VDD = 10V, VIN = VDD or VSS VDD = 15V, VIN = VDD or VSS VDD = 5V VDD = 10V VDD = 15V VDD = 5V VDD = 10V VDD = 15V VDD = 5V, VO = 4.5V VDD = 10V, VO = 9.0V VDD = 15V, VO = 13.5V VDD = 5V, VO = 0.5V VDD = 10V, VO = 1.0V VDD = 15V, VO = 1.5V VDD = 5V, VO = 0.4V VDD = 10V, VO = 0.5V VDD = 15V, VO = 1.5V VDD = 5V, VO = 4.6V VDD = 10V, VO = 9.5V VDD = 15V, VO = 13.5V VDD = 15V, VIN = 0V VDD = 15V, VIN = 15V |IO| < 1 µA 9.95 14.95 |IO| < 1 µA µA V V V V mA mA µA Note 3: IOL and IOH are tested one output at a time. AC Electrical Characteristics Symbol tPHL Parameter Propagation Delay Time, HIGH-to-LOW Level tPLH Propagation Delay Time, LOW-to-HIGH Level tTHL, tTLH Transition Time (Note 4) Conditions VDD = 5V VDD = 10V VDD = 15V VDD = 5V VDD = 10V VDD = 15V VDD = 5V VDD = 10V VDD = 15V Typ 120 50 35 110 50 35 90 50 40 5 14 Max 250 100 70 250 100 70 200 100 80 7.5 pF pF ns ns ns Units CD4001BC: TA = 25°C, Input tr; tf = 20 ns. CL = 50 pF, RL = 200k. Typical temperature coefficient is 0.3%/°C. CIN CPD Average Input Capacitance Power Dissipation Capacity Any Input Any Gate Note 4: AC Parameters are guaranteed by DC correlated testing. 3 www.fairchildsemi.com CD4001BC/CD4011BC AC Electrical Characteristics Symbol tPHL Parameter Propagation Delay, HIGH-to-LOW Level tPLH Propagation Delay, LOW-to-HIGH Level tTHL, tTLH Transition Time (Note 5) Conditions Typ 120 50 35 85 40 30 90 50 40 5 14 Max 250 100 70 250 100 70 200 100 80 7.5 pF pF ns ns ns Units CD4011BC: TA= 25°C, Input tr; tf = 20 ns. CL = 50 pF, RL = 200k. Typical Temperature Coefficient is 0.3%/°C. VDD = 5V VDD = 10V VDD = 15V VDD = 5V VDD = 10V VDD = 15V VDD = 5V VDD = 10V VDD = 15V CIN CPD Average Input Capacitance Power Dissipation Capacity Any Input Any Gate Note 5: AC Parameters are guaranteed by DC correlated testing. Typical Performance Characteristics Typical Transfer Characteristics Typical Transfer Characteristics Typical Transfer Characteristics www.fairchildsemi.com 4 CD4001BC/CD4011BC Typical Performance Characteristics Typical Transfer Characteristics (Continued) 5 www.fairchildsemi.com CD4001BC/CD4011BC Typical Performance Characteristics (Continued) www.fairchildsemi.com 6 CD4001BC/CD4011BC Physical Dimensions inches (millimeters) unless otherwise noted 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M14A 7 www.fairchildsemi.com CD4001BC/CD4011BC Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M14D www.fairchildsemi.com 8 CD4001BC/CD4011BC Quad 2-Input NOR Buffered B Series Gate • Quad 2-Input NAND Buffered B Series Gate Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N14A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. 9 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com www.fairchildsemi.com
CD4001BC 价格&库存

很抱歉,暂时无法提供与“CD4001BC”相匹配的价格&库存,您可以联系我们找货

免费人工找货