0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
CD4044BCSJ

CD4044BCSJ

  • 厂商:

    FAIRCHILD(仙童半导体)

  • 封装:

  • 描述:

    CD4044BCSJ - Quad 3-STATE NOR R/S Latches . Quad 3-STATE NAND R/S Latches - Fairchild Semiconductor

  • 数据手册
  • 价格&库存
CD4044BCSJ 数据手册
CD4043BC • CD4044BC Quad 3-STATE NOR R/S Latches • Quad 3-STATE NAND R/S Latches October 1987 Revised January 1999 CD4043BC • CD4044BC Quad 3-STATE NOR R/S Latches • Quad 3-STATE NAND R/S Latches General Description The CD4043BC are quad cross-couple 3-STATE CMOS NOR latches, and the CD4044BC are quad cross-couple 3STATE CMOS NAND latches. Each latch has a separate Q output and individual SET and RESET inputs. There is a common 3-STATE ENABLE input for all four latches. A logic “1” on the ENABLE input connects the latch states to the Q outputs. A logic “0” on the ENABLE input disconnects the latch states from the Q outputs resulting in an open circuit condition on the Q output. The 3-STATE feature allows common bussing of the outputs. Features s Wide supply voltage range: s Low power: 100 nW (typ.) s High noise immunity: 0.45 VDD (typ.) s Separate SET and RESET inputs for each latch s NOR and NAND configuration s 3-STATE output with common output enable 3V to 15V Applications • Multiple bus storage • Strobed register • Four bits of independent storage with output enable • General digital logic Ordering Code: Order Number CD4043BCM CD4043BCN CD4044BCM CD4044BCSJ CD4044BCN Package Number M16A N16E M16A M16D N16E Package Description 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow Body 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow Body 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code. Connection Diagrams Pin Assignments for DIP, SOIC and SOP CD4043BC Pin Assignments for DIP and SOIC CD4044BC Top View Top View © 1999 Fairchild Semiconductor Corporation DS005967.prf www.fairchildsemi.com CD4043BC • CD4044BC Block Diagrams CD4043BC CD4044BC Truth Tables CD4043BC S X 0 1 0 1 R X 0 0 1 1 E 0 1 1 1 1 Q OC NC 1 0 ∆ S X 1 0 1 0 CD4044BC R X 1 1 0 0 E 0 1 1 1 1 Q OC NC 1 0 ∆∆ OC = 3-STATE NC = No change X = Don’t care ∆ = Dominated by S = 1 input ∆∆ = Dominated by R = 0 input www.fairchildsemi.com 2 CD4043BC • CD4044BC Absolute Maximum Ratings(Note 1) (Note 2) Supply Voltage (VDD) Input Voltage (VIN) Storage Temperature Range (TS) Power Dissipation (PD) Dual-In-Line Small Outline Lead Temperature (TL) (Soldering, 10 seconds) 260°C 700 mW 500 mW −0.5V to +18V −0.5V to VDD +0.5V −65°C to +150°C Recommended Operating Conditions (Note 2) Supply Voltage (VDD) Input Voltage (VIN) Operating Temperature Range (TA) CD4043BC, CD4044BC −40°C to +85°C Note 1: “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed; they are not meant to imply that the devices should be operated at these limits. The tables of “Recommended Operating Conditions” and “Electrical Characteristics” provide conditions for actual device operation. Note 2: VSS = 0V unless otherwise specified. 3.0V to 15V 0 to VDD V DC Electrical Characteristics Symbol IDD Parameter Quiescent Device Current VOL LOW Level Output Voltage (Note 2) −40°C Min Max 20 40 80 0.05 0.05 0.05 4.95 9.95 14.95 1.5 3.0 4.0 3.5 7.0 11 0.52 1.3 3.6 −0.52 −1.3 −3.6 −0.3 0.3 3.5 7.0 11 0.44 1.1 3.0 −0.44 −1.1 −3.0 0.88 2.2 6.0 −0.32 −0.8 −2.4 −0.3 0.3 4.95 9.95 14.95 Min +25°C Typ 0.01 0.01 0.02 0 0 0 5.0 10 15 2.25 4.5 6.75 1.5 3.0 4.0 3.5 7.0 11 0.36 0.9 2.4 −0.36 −0.9 −2.4 −1.0 1.0 Max 20 40 80 0.05 0.05 0.05 4.95 9.95 14.95 1.5 3.0 4.0 +85°C Min Max 150 300 600 0.05 0.05 0.05 Units µA µA µA V V V V V V V V V V V V mA mA mA mA mA mA µA µA Conditions VDD = 5V, VIN = VDD or VSS VDD = 10V, VIN = VDD or VSS VDD = 15V, VIN = VDD or VSS |IO| ≤ 1 µA, VIL = 0V, VIH = VDD VDD = 5.0V VDD = 10V VDD = 15V VOH HIGH Level Output Voltage |IO| ≤ 1 µA, VIL = 0V, VIH = VDD VDD = 5.0V VDD = 10V VDD = 15V VIL LOW Level Input Voltage |IO| ≤ 1 µA VDD = 5.0V, VO = 0.5V or 4.5V VDD = 10V, VO = 1.0V or 9.0V VDD = 15V, VO = 1.5V or 13.5V VIH HIGH Level Input Voltage |IO| ≤ 1 µA VDD = 5.0V, VO = 0.5V or 4.5V VDD = 5.0V, VO = 1.0V or 9.0V VDD = 15V, VO = 1.5V or 13.5V IOL LOW Level Output Current (Note 3) VIL = 0V, VIH = VDD VDD = 5.0V, VO = 0.4V VDD = 10V, VO = 0.5V VDD = 15V, VO = 1.5V VIL = 0V, VIH = VDD VDD = 5.0V, VO = 4.6V VDD = 10V, VO = 9.5V VDD = 15V, VO = 13.5V VDD = 15V, VIN = 0V VDD = 15V, VIN = 15V IOH HIGH Level Output Current (Note 3) IIN Input Current Note 3: IOH and IOL are tested one output at a time. 3 www.fairchildsemi.com CD4043BC • CD4044BC AC Electrical Characteristics Symbol tPLH, tPHL Parameter Propagation Delay S or R to Q (Note 4) Conditions VDD = 5.0V VDD = 10V VDD = 15V Min Typ 175 75 60 115 55 40 100 50 40 100 50 40 80 40 20 5.0 Max 350 175 120 230 110 80 200 100 80 200 100 80 160 80 40 7.5 Units ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns pF TA = 25°C, CL = 50 pF, RL = 200k, input tr = tf = 20 ns, unless otherwise noted tPZH, tPHZ Propagation Delay Enable to Q (HIGH) VDD = 5.0V VDD = 10V VDD = 15V tPZL, tPLZ Propagation Delay Enable to Q (LOW) VDD = 5.0V VDD = 10V VDD = 15V tTHL, tTLH Transition Time VDD = 5.0V VDD = 10V VDD = 15V tWO Minimum SET or RESET Pulse Width VDD = 5.0V VDD = 10V VDD = 15V CIN Input Capacitance Note 4: AC Parameters are guaranteed by DC correlated testing. Timing Waveforms CD4043B CD4044B Enable Timing www.fairchildsemi.com 4 CD4043BC • CD4044BC Physical Dimensions inches (millimeters) unless otherwise noted 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow Body Package Number M16A 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M16D 5 www.fairchildsemi.com CD4043BC • CD4044BC Quad 3-STATE NOR R/S Latches • Quad 3-STATE NAND R/S Latches Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide Package Number N16E LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 2. A critical component in any component of a life support 1. Life support devices or systems are devices or systems device or system whose failure to perform can be reawhich, (a) are intended for surgical implant into the sonably expected to cause the failure of the life support body, or (b) support or sustain life, and (c) whose failure device or system, or to affect its safety or effectiveness. to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the www.fairchildsemi.com user. Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.
CD4044BCSJ 价格&库存

很抱歉,暂时无法提供与“CD4044BCSJ”相匹配的价格&库存,您可以联系我们找货

免费人工找货