0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
FM25C640UE

FM25C640UE

  • 厂商:

    FAIRCHILD(仙童半导体)

  • 封装:

  • 描述:

    FM25C640UE - 64K-Bit SPI™ Interface Serial CMOS EEPROM - Fairchild Semiconductor

  • 数据手册
  • 价格&库存
FM25C640UE 数据手册
FM25C640U 64K-Bit SPI Interface Serial CMOS EEPROM February 2002 FM25C640U 64K-Bit SPI™ Interface Serial CMOS EEPROM General Description The FM25C640U is a 64K bit serial interface CMOS EEPROM (Electrically Erasable Programmable Read-Only Memory). This device fully conforms to the SPI 4-wire protocol which uses Chip Select (/CS), Clock (SCK), Data-in (SI) and Data-out (SO) pins to synchronously control data transfer between the SPI microcontroller and the EEPROM. In addition, the serial interface allows a minimal pin count, packaging designed to simplify PC board layout requirements and offers the designer a variety of low voltage and low power options. This SPI EEPROM family is designed to work with the 68HC11 or any other SPI-compatible, high-speed microcontroller and offers both hardware (/WP pin) and software ("block write") data protection. For example, entering a 2-bit code into the STATUS REGISTER prevents programming in a selected block of memory and all programming can be inhibited by connecting the /WP pin to VSS; allowing the user to protect the entire array or a selected section. In addition, SPI devices feature a /HOLD pin, which allows a temporary interruption of the datastream into the EEPROM. Fairchild EEPROMs are designed and tested for applications requiring high endurance, high reliability, and low power consumption for a continuously reliable non-volatile solution for all markets. Functions I SPI MODE 0 interface I 64K bits organized as 8K x 8 I Extended 2.7V to 5.5V operating voltage I 2.1 MHz operation @ 4.5V - 5.5V I Self-timed programming cycle I "Programming complete" indicated by STATUS REGISTER polling I /WP pin and BLOCK WRITE protection Features I Sequential read of entire array I 32 byte "Page write" mode to minimize total write time per byte I /WP pin and BLOCK WRITE protection to prevent inadvertent programming as well as programming ENABLE and DISABLE opcodes. I /HOLD pin to suspend data transfer I Typical 1µA standby current (ISB) for "L" devices and 0.1µA standby current for "LZ" devices. I Endurance: Up to 1,000,000 data changes I Data retention greater than 40 years Block Diagram /CS /HOLD SCK SI Instruction Register Instruction Decoder Control Logic and Clock Generators VCC VSS /WP Address Counter/ Register Program Enable VPP High Voltage Generator and Program Timer Decoder EEPROM Array Read/Write Amps Data In/Out Register 8 Bits Data Out Buffer SO Non-Volatile Status Register SPI™ is a trademark of Motorola Corporation © 2002 Fairchild Semiconductor Corporation FM25C640U Rev. B 1 www.fairchildsemi.com FM25C640U 64K-Bit SPI Interface Serial CMOS EEPROM Connection Diagram Dual-In-Line Package (N) and SO Package (M8) /CS SO /WP VSS 1 2 FM25C640U 3 4 6 5 SCK SI 8 7 VCC /HOLD Top View See Package Number N08E (N) and M08A (M8) Pin Names /CS SO /WP VSS SI SCK /HOLD VCC Chip Select Input Serial Data Output Write Protect Ground Serial Data Input Serial Clock Input Suspends Serial Data Power Supply Ordering Information FM 25 C XX U LZ E XX Package Temp. Range Letter Description N M8 None V E Blank L LZ Ultralite Density/Mode Interface 640 C 25 FM 8-pin DIP 8-pin SO 0 to 70°C -40 to +125°C -40 to +85°C 4.5V to 5.5V 2.7V to 5.5V 2.7V to 5.5V and
FM25C640UE 价格&库存

很抱歉,暂时无法提供与“FM25C640UE”相匹配的价格&库存,您可以联系我们找货

免费人工找货