0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
FQB7N10L

FQB7N10L

  • 厂商:

    FAIRCHILD(仙童半导体)

  • 封装:

  • 描述:

    FQB7N10L - 100V LOGIC N-Channel MOSFET - Fairchild Semiconductor

  • 数据手册
  • 价格&库存
FQB7N10L 数据手册
FQB7N10L / FQI7N10L December 2000 QFET FQB7N10L / FQI7N10L 100V LOGIC N-Channel MOSFET General Description These N-Channel enhancement mode power field effect transistors are produced using Fairchild’s proprietary, planar stripe, DMOS technology. This advanced technology is especially tailored to minimize on-state resistance, provide superior switching performance, and withstand high energy pulse in the avalanche and commutation modes. These devices are well suited for low voltage applications such as high efficiency switching DC/DC converters, and DC motor control. D TM Features • • • • • • • • 7.3A, 100V, RDS(on) = 0.35Ω @VGS = 10 V Low gate charge ( typical 4.6 nC) Low Crss ( typical 12 pF) Fast switching 100% avalanche tested Improved dv/dt capability 175°C maximum junction temperature rating Low level gate drive requirments allowing direct operationfrom logic drives D ! " G S G! !" " " D2-PAK FQB Series GDS I2-PAK FQI Series ! S Absolute Maximum Ratings Symbol VDSS ID IDM VGSS EAS IAR EAR dv/dt PD TC = 25°C unless otherwise noted Parameter Drain-Source Voltage - Continuous (TC = 25°C) Drain Current - Continuous (TC = 100°C) Drain Current - Pulsed (Note 1) FQB7N10L / FQI7N10L 100 7.3 5.15 29.2 ± 20 (Note 2) (Note 1) (Note 1) (Note 3) Units V A A A V mJ A mJ V/ns W W W/°C °C °C Gate-Source Voltage Single Pulsed Avalanche Energy Avalanche Current Repetitive Avalanche Energy Peak Diode Recovery dv/dt Power Dissipation (TA = 25°C) * Power Dissipation (TC = 25°C) 50 7.3 4.0 6.0 3.75 40 0.27 -55 to +175 300 TJ, TSTG TL - Derate above 25°C Operating and Storage Temperature Range Maximum lead temperature for soldering purposes, 1/8" from case for 5 seconds Thermal Characteristics Symbol RθJC RθJA RθJA Parameter Thermal Resistance, Junction-to-Case Thermal Resistance, Junction-to-Ambient * Thermal Resistance, Junction-to-Ambient Typ ---Max 3.75 40 62.5 Units °C/W °C/W °C/W * When mounted on the minimum pad size recommended (PCB Mount) ©2000 Fairchild Semiconductor International Rev. A2, December 2000 FQB7N10L / FQI7N10L Electrical Characteristics Symbol Parameter TC = 25°C unless otherwise noted Test Conditions Min Typ Max Units Off Characteristics BVDSS ∆BVDSS / ∆TJ IDSS IGSSF IGSSR Drain-Source Breakdown Voltage Breakdown Voltage Temperature Coefficient Zero Gate Voltage Drain Current Gate-Body Leakage Current, Forward Gate-Body Leakage Current, Reverse VGS = 0 V, ID = 250 µA ID = 250 µA, Referenced to 25°C VDS = 100 V, VGS = 0 V VDS = 80 V, TC = 150°C VGS = 20 V, VDS = 0 V VGS = -20 V, VDS = 0 V 100 ------0.1 ------1 10 100 -100 V V/°C µA µA nA nA On Characteristics VGS(th) RDS(on) gFS Gate Threshold Voltage Static Drain-Source On-Resistance Forward Transconductance VDS = VGS, ID = 250 µA VGS = 10 V, ID = 3.65 A VGS = 5 V, ID = 3.65 A VDS = 30 V, ID = 3.65 A (Note 4) 1.0 --- -0.275 0.300 5.0 2.0 0.35 0.38 -- V Ω S Dynamic Characteristics Ciss Coss Crss Input Capacitance Output Capacitance Reverse Transfer Capacitance VDS = 25 V, VGS = 0 V, f = 1.0 MHz ---220 55 12 290 72 15 pF pF pF Switching Characteristics td(on) tr td(off) tf Qg Qgs Qgd Turn-On Delay Time Turn-On Rise Time Turn-Off Delay Time Turn-Off Fall Time Total Gate Charge Gate-Source Charge Gate-Drain Charge VDS = 80 V, ID = 7.3 A, VGS = 5 V (Note 4, 5) VDD = 50 V, ID = 7.3 A, RG = 25 Ω (Note 4, 5) -------- 9 100 17 50 4.6 1.0 2.6 30 210 45 110 6.0 --- ns ns ns ns nC nC nC Drain-Source Diode Characteristics and Maximum Ratings IS ISM VSD trr Qrr Maximum Continuous Drain-Source Diode Forward Current Maximum Pulsed Drain-Source Diode Forward Current VGS = 0 V, IS = 7.3 A Drain-Source Diode Forward Voltage Reverse Recovery Time Reverse Recovery Charge VGS = 0 V, IS = 7.3 A, dIF / dt = 100 A/µs (Note 4) ------ ---70 140 7.3 29.2 1.5 --- A A V ns nC Notes: 1. Repetitive Rating : Pulse width limited by maximum junction temperature 2. L = 1.4mH, IAS = 7.3A, VDD = 25V, RG = 25 Ω, Starting TJ = 25°C 3. ISD ≤ 7.3A, di/dt ≤ 300A/µs, VDD ≤ BVDSS, Starting TJ = 25°C 4. Pulse Test : Pulse width ≤ 300µs, Duty cycle ≤ 2% 5. Essentially independent of operating temperature ©2000 Fairchild Semiconductor International Rev. A2, December 2000 FQB7N10L / FQI7N10L Typical Characteristics 10 1 ID, Drain Current [A] ID , Drain Current [A] VGS 10.0 V 8.0 V 6.0 V 5.0 V 4.5 V 4.0 V 3.5 V Bottom : 3.0 V Top : 10 1 175℃ 10 0 10 0 25℃ -55℃ ※ Notes : 1. VDS = 30V 2. 250μ Pulse Test s ※ Notes : 1. 250μ Pulse Test s 2. TC = 25℃ 10 -1 10 -1 10 0 10 1 10 -1 0 2 4 6 8 10 VDS, Drain-Source Voltage [V] VGS , Gate-Source Voltage [V] Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics 1.5 IDR , Reverse Drain Current [A] 1.2 10 1 VGS = 5V RDS(ON) [Ω ], Drain-Source On-Resistance 0.9 VGS = 10V 0.6 10 0 175℃ 25℃ ※ Notes : 1. VGS = 0V 2. 250μ Pulse Test s 0.3 ※ Note : TJ = 25℃ 0.0 0 5 10 15 20 10 -1 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 ID, Drain Current [A] VSD , Source-Drain Voltage [V] Figure 3. On-Resistance Variation vs. Drain Current and Gate Voltage Figure 4. Body Diode Forward Voltage Variation vs. Source Current and Temperature 600 Ciss = Cgs + Cgd (Cds = shorted) Coss = Cds + Cgd Crss = Cgd 12 500 10 VGS, Gate-Source Voltage [V] VDS = 50V 8 400 Capacitance [pF] 300 Ciss Coss ※ Notes : 1. VGS = 0 V 2. f = 1 MHz VDS = 80V 6 200 4 100 Crss 2 ※ Note : ID = 7.3 A 0 -1 10 0 10 0 10 1 0 1 2 3 4 5 6 7 8 VDS, Drain-Source Voltage [V] QG, Total Gate Charge [nC] Figure 5. Capacitance Characteristics Figure 6. Gate Charge Characteristics ©2000 Fairchild Semiconductor International Rev. A2, December 2000 FQB7N10L / FQI7N10L Typical Characteristics (Continued) 1.2 3.0 2.5 BV DSS , (Normalized) Drain-Source Breakdown Voltage RDS(ON) , (Normalized) Drain-Source On-Resistance 1.1 2.0 1.0 1.5 1.0 0.9 ※ Notes : 1. VGS = 0 V 2. ID = 250 μ A 0.5 ※ Notes : 1. VGS = 5 V 2. ID = 3.65 A 0.8 -100 -50 0 50 100 o 150 200 0.0 -100 -50 0 50 100 o 150 200 TJ, Junction Temperature [ C] TJ, Junction Temperature [ C] Figure 7. Breakdown Voltage Variation vs. Temperature Figure 8. On-Resistance Variation vs. Temperature 10 2 8 Operation in This Area is Limited by R DS(on) 100 µs 6 ID, Drain Current [A] 10 10 ms DC 0 ID, Drain Current [A] 2 1 1 ms 4 10 ※ Notes : 1. TC = 25 C 2. TJ = 175 C 3. Single Pulse o o 2 10 -1 10 0 10 1 10 0 25 50 75 100 125 150 175 VDS, Drain-Source Voltage [V] TC, Case Temperature [℃] Figure 9. Maximum Safe Operating Area Figure 10. Maximum Drain Current vs. Case Temperature ( t) , T h e r m a l R e s p o n s e D = 0 .5 10 0 0 .2 0 .1 0 .0 5 ※ N o te s : 1 . Z θ J C ( t) = 3 .7 5 ℃ /W M a x . 2 . D u ty F a c to r , D = t 1 /t 2 3 . T J M - T C = P D M * Z θ J C ( t) θ JC 10 -1 0 .0 2 0 .0 1 s i n g l e p u ls e PDM t1 t2 Z 10 -5 10 -4 10 -3 10 -2 10 -1 10 0 10 1 t 1 , S q u a r e W a v e P u ls e D u r a t io n [ s e c ] Figure 11. Transient Thermal Response Curve ©2000 Fairchild Semiconductor International Rev. A2, December 2000 FQB7N10L / FQI7N10L Gate Charge Test Circuit & Waveform 50KΩ 12V 200nF 300nF Same Type as DUT VDS VGS Qg 5V Qgs Qgd VGS DUT 3mA Charge Resistive Switching Test Circuit & Waveforms VDS VGS RG RL VDD VDS 90% 5V DUT VGS 10% td(on) t on tr td(off) t off tf Unclamped Inductive Switching Test Circuit & Waveforms L VDS ID RG 10V tp BVDSS 1 EAS = ---- L IAS2 -------------------2 BVDSS - VDD BVDSS IAS VDD ID (t) VDD tp DUT VDS (t) Time ©2000 Fairchild Semiconductor International Rev. A2, December 2000 FQB7N10L / FQI7N10L Peak Diode Recovery dv/dt Test Circuit & Waveforms DUT + VDS _ I SD L Driver RG Same Type as DUT VDD VGS • dv/dt controlled by RG • ISD controlled by pulse period VGS ( Driver ) Gate Pulse Width D = -------------------------Gate Pulse Period 10V IFM , Body Diode Forward Current I SD ( DUT ) IRM di/dt Body Diode Reverse Current VDS ( DUT ) Body Diode Recovery dv/dt VSD VDD Body Diode Forward Voltage Drop ©2000 Fairchild Semiconductor International Rev. A2, December 2000 FQB7N10L / FQI7N10L Package Dimensions D2PAK (0.40) 9.90 ±0.20 4.50 ±0.20 1.30 –0.05 +0.10 1.20 ±0.20 9.20 ±0.20 15.30 ±0.30 1.40 ±0.20 2.00 ±0.10 0.10 ±0.15 2.54 ±0.30 Rev. A2, December 2000 2.40 ±0.20 4.90 ±0.20 (0.75) 1.27 ±0.10 2.54 TYP 0.80 ±0.10 2.54 TYP 10.00 ±0.20 (8.00) (4.40) 0° ~3 ° +0.10 0.50 –0.05 10.00 ±0.20 15.30 ±0.30 (1.75) (7.20) 0.80 ±0.10 4.90 ±0.20 (2XR0.45) ©2000 Fairchild Semiconductor International 9.20 ±0.20 FQB7N10L / FQI7N10L Package Dimensions (Continued) I2PAK 9.90 ±0.20 (0.40) 4.50 ±0.20 +0.10 1.30 –0.05 1.20 ±0.20 9.20 ±0.20 MAX 3.00 (1.46) 13.08 ±0.20 (0.94) 1.27 ±0.10 1.47 ±0.10 0.80 ±0.10 10.08 ±0.20 MAX13.40 (4 ) 5° 2.54 TYP 2.54 TYP 0.50 –0.05 +0.10 2.40 ±0.20 10.00 ±0.20 ©2000 Fairchild Semiconductor International Rev. A2, December 2000 TRADEMARKS The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. ACEx™ Bottomless™ CoolFET™ CROSSVOLT™ E2CMOS™ FACT™ FACT Quiet Series™ FAST® FASTr™ GTO™ HiSeC™ ISOPLANAR™ MICROWIRE™ POP™ PowerTrench® QFET™ QS™ Quiet Series™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SyncFET™ TinyLogic™ UHC™ VCX™ DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR INTERNATIONAL. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. PRODUCT STATUS DEFINITIONS Definition of Terms Datasheet Identification Advance Information Product Status Formative or In Design First Production Definition This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. Preliminary No Identification Needed Full Production Obsolete Not In Production ©2000 Fairchild Semiconductor International Rev. A, January 2000
FQB7N10L 价格&库存

很抱歉,暂时无法提供与“FQB7N10L”相匹配的价格&库存,您可以联系我们找货

免费人工找货