0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
MM74C73

MM74C73

  • 厂商:

    FAIRCHILD(仙童半导体)

  • 封装:

  • 描述:

    MM74C73 - Dual J-K Flip-Flops with Clear and Preset - Fairchild Semiconductor

  • 数据手册
  • 价格&库存
MM74C73 数据手册
MM74C73 Dual J-K Flip-Flops with Clear and Preset October 1987 Revised January 2004 MM74C73 Dual J-K Flip-Flops with Clear and Preset General Description The MM74C73 dual J-K flip-flops are monolithic complementary MOS (CMOS) integrated circuits constructed with N- and P-channel enhancement transistors. Each flip-flop has independent J, K, clock and clear inputs and Q and Q outputs. This flip-flop is edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Clear or preset is independent of the clock and is accomplished by a low level on the respective input. Features s Supply voltage range: 3V to 15V Drive 2 LPTTL loads s Tenth power TTL compatible: s Low power: 50 nW (typ.) s High noise immunity: 0.45 VCC (typ.) s Medium speed operation: 10 MHz (typ.) Applications • Automotive • Data terminals • Instrumentation • Medical electronics • Alarm systems • Industrial electronics • Remote metering • Computers Ordering Code: Order Number MM74C73N Package Number N14A Package Description 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Connection Diagram Truth Table tn J 0 0 1 1 K 0 1 0 1 tn+1 Q Qn 0 1 Qn Preset 0 0 1 1 Note: A logic “0” on clear sets Q to logic “0”. Clear 0 1 0 1 Qn 0 1 0 Qn (Note 1) Qn 0 0 1 Qn (Note 1) Top View tn = bit time before clock pulse tn+1 = bit time after clock pulse Note 1: No change in output from previous state © 2004 Fairchild Semiconductor Corporation DS005884 www.fairchildsemi.com MM74C73 Logic Diagrams Transmission Gate www.fairchildsemi.com 2 MM74C73 Absolute Maximum Ratings(Note 2) Voltage at Any Pin Operating Temperature Range Storage Temperature Power Dissipation Dual-In-Line Small Outline Lead Temperature (Soldering, 10 seconds) Operating VCC Range VCC (Max) 260°C 700 mW 500 mW Note 2: “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. Except for “Operating Temperature Range” they are not meant to imply that the devices should be operated at these limits. The table of Electrical Characteristics provides conditions for actual device operation. −0.3V to VCC + 0.3V −55°C to +125°C −65°C to +150°C +3V to 15V 18V DC Electrical Characteristics Min/Max limits apply across temperature range unless otherwise noted Symbol Parameter Conditions CMOS TO CMOS VIN(1) VIN(0) VOUT(1) VOUT(0) IIN(1) IIN(0) ICC VIN(1) VIN(0) VOUT(1) VOUT(0) ISOURCE ISOURCE ISINK ISINK Logical “1” Input Voltage Logical “0” Input Voltage Logical “1” Output Voltage Logical “0” Output Voltage Logical “1” Input Current Logical “0” Input Current Supply Current Logical “1” Input Voltage Logical “0” Input Voltage Logical “1” Output Voltage Logical “0” Output Voltage Output Source Current Output Source Current Output Sink Current Output Sink Current VCC = 5V VCC = 10V VCC = 5V VCC = 10V VCC = 5V VCC = 10V VCC = 5V VCC = 10V VCC = 15V VCC = 15V VCC = 15V VCC = 4.75V VCC = 4.75V VCC = 4.75V, IO = −360 µA VCC = 4.75V, IO = 360 µA VCC = 5V, VIN(0) = 0V TA = 25°C, VOUT = 0V VCC = 10V, VIN(0) = 0V TA = 25°C, VOUT = 0V VCC = 5V, VIN(1) = 5V TA = 25°C, VOUT = V CC VCC = 10V, VIN(1) = 10V TA = 25°C, VOUT = V CC 2.4 0.4 VCC − 1.5 0.8 −1 0.050 60 4.5 9 0.5 1 1 3.5 8 1.5 2 V V V V µA µA µA V V V V Min Typ Max Units LOW POWER TTL TO CMOS INTERFACE OUTPUT DRIVE (See Family Characteristics Data Sheet) (Short Circuit Current) −1.75 −8 1.75 8 mA mA mA mA 3 www.fairchildsemi.com MM74C73 AC Electrical Characteristics (Note 3) TA = 25°C, CL = 50 pF, unless otherwise noted Symbol CIN tpd0, tpd1 Parameter Input Capacitance Propagation Delay Time to a Logical “0” or Logical “1” from Clock to Q or Q tpd0 tpd tS tH tPW tPW tMAX tr, tf Propagation Delay Time to a Logical “0” from Preset or Clear Propagation Delay Time to a Logical “1” from Preset or Clear Time Prior to Clock Pulse that Data must be Present Time after Clock Pulse that J and K must be Held Minimum Clock Pulse Width tWL = tWH Minimum Preset and Clear Pulse Width Maximum Toggle Frequency Clock Pulse Rise and Fall Time VCC = 5V VCC = 10V VCC = 5V VCC = 10V VCC = 5V VCC = 10V VCC = 5V VCC = 10V VCC = 5V VCC = 10V VCC = 5V VCC = 10V VCC = 5V VCC = 10V VCC = 5V VCC = 10V Note 3: AC Parameters are guaranteed by DC correlated testing. Conditions Any Input VCC = 5V VCC = 10V Min Typ 5 180 70 200 80 200 80 110 45 −40 −20 120 50 90 40 Max 300 110 300 130 300 130 175 70 0 0 190 80 130 60 Units pF ns ns ns ns ns ns ns MHz 2.5 7 4 11 15 5 µs www.fairchildsemi.com 4 MM74C73 AC Test Circuit Switching Time Waveforms CMOS to CMOS tr = tf = 20 ns Typical Applications Ripple Binary Counters Shift Registers 74C Compatibility Guaranteed Noise Margin as a Function of VCC 5 www.fairchildsemi.com MM74C73 Dual J-K Flip-Flops with Clear and Preset Physical Dimensions inches (millimeters) unless otherwise noted 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N14A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. www.fairchildsemi.com 6 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com
MM74C73 价格&库存

很抱歉,暂时无法提供与“MM74C73”相匹配的价格&库存,您可以联系我们找货

免费人工找货