0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
MM74HC4066_05

MM74HC4066_05

  • 厂商:

    FAIRCHILD(仙童半导体)

  • 封装:

  • 描述:

    MM74HC4066_05 - Quad Analog Switch - Fairchild Semiconductor

  • 数据手册
  • 价格&库存
MM74HC4066_05 数据手册
MM74HC4066 Quad Analog Switch August 1984 Revised January 2005 MM74HC4066 Quad Analog Switch General Description The MM74HC4066 devices are digitally controlled analog switches utilizing advanced silicon-gate CMOS technology. These switches have low “ON” resistance and low “OFF” leakages. They are bidirectional switches, thus any analog input may be used as an output and visa-versa. Also the MM74HC4066 switches contain linearization circuitry which lowers the “ON” resistance and increases switch linearity. The MM74HC4066 devices allow control of up to 12V (peak) analog signals with digital control signals of the same range. Each switch has its own control input which disables each switch when LOW. All analog inputs and outputs and digital inputs are protected from electrostatic damage by diodes to VCC and ground. Features s Typical switch enable time: 15 ns s Wide analog input voltage range: 0–12V s Low “ON” resistance: 30 typ. (MM74HC4066) s Low quiescent current: 80 µA maximum (74HC) s Matched switch characteristics s Individual switch controls Ordering Code: Package Order Number MM74HC4066M MM74HC4066MX_NL MM74HC4066SJ MM74HC4066MTC MM74HC4066N Number M14A M14A M14D MTC14 N14A Package Description 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Pb-Free 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Pb-Free 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code. Pb-Free package per JEDEC J-STD-020B. Schematic Diagram Connection Diagram Truth Table Input CTL L H Switch I/O–O/I “OFF” “ON” Top View © 2005 Fairchild Semiconductor Corporation DS005355 www.fairchildsemi.com MM74HC4066 Absolute Maximum Ratings(Note 1) (Note 2) Supply Voltage (VCC) DC Control Input Voltage (VIN) DC Switch I/O Voltage (VIO) Clamp Diode Current (IIK, IOK) DC Output Current, per pin (IOUT) DC VCC or GND Current, per pin (ICC ) Storage Temperature Range (TSTG) Power Dissipation (PD) (Note 3) S.O. Package only Lead Temperature (TL) (Soldering 10 seconds) 260°C 600 mW 500 mW Recommended Operating Conditions Min Supply Voltage (VCC) DC Input or Output Voltage (VIN, VOUT) Operating Temperature Range (TA) Input Rise or Fall Times (tr, tf) VCC = 2.0V VCC = 4.5V VCC = 9.0V 1000 500 400 ns ns ns 0 VCC V 2 Max 12 Units V −0.5 to +15V −1.5 to VCC +1.5V VEE−0.5 to VCC +0.5V ±20 mA ±25 mA ±50 mA −65°C to +150°C −40 +85 °C Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur. Note 2: Unless otherwise specified all voltages are referenced to ground. Note 3: Power Dissipation temperature derating — plastic “N” package: − 12 mW/°C from 65°C to 85°C. DC Electrical Characteristics Symbol VIH Parameter Minimum HIGH Level Input Voltage Conditions (Note 4) VCC 2.0V 4.5V 9.0V 12.0V TA = 25°C Typ 1.5 3.15 6.3 8.4 0.5 1.35 2.7 3.6 100 50 30 120 50 35 20 10 5 5 170 85 70 180 80 60 40 15 10 10 ±0.1 6.0V 9.0V 12.0V 6.0V 9.0V 12.0V 6.0V 9.0V 12.0V 10 15 20 10 15 20 ±60 ±80 ±100 ±40 ±50 ±60 2.0 4.0 8.0 TA = −40 to 85°C TA = −55 to 125°C Guaranteed Limits 1.5 3.15 5.3 8.4 0.5 1.35 2.7 3.6 200 105 85 215 100 75 60 20 15 15 ±1.0 ±600 ±800 ±1000 ±150 ±200 ±300 20 40 80 1.5 3.15 6.3 8.4 0.5 1.35 2.7 3.6 220 110 90 240 120 80 70 20 15 15 ±1.0 ±600 ±800 ±1000 ±150 ±200 ±300 40 80 160 Units V V V V V V V V Ω Ω Ω Ω Ω Ω Ω Ω Ω Ω µA nA nA nA nA nA nA µA µA µA VIL Maximum LOW Level Input Voltage 2.0V 4.5V 9.0V 12.0V RON Maximum “ON” Resistance (Note 5) VCTL = VIH, IS = 2.0 mA VIS = VCC to GND (Figure 1) VCTL = VIH, IS = 2.0 mA VIS = VCCor GND (Figure 1) 4.5V 9.0V 12.0 2.0V 4.5V 9.0V 12.0V 4.5V 9.0V 12.0V RON Maximum “ON” Resistance Matching VCTL = VIH VIS = VCC to GND VIN = VCC or GND VCC = 2−6V VOS = VCC or GND VIS = GND or VCC VCTL = VIL (Figure 3) VIS = VCC to GND VCTL = VIH VOS = OPEN (Figure 2) VIN = VCC or GND IOUT = 0 µA IIN IIZ Maximum Control Input Current Maximum Switch “OFF” Leakage Current IIZ Maximum Switch “ON” Leakage Current ICC Maximum Quiescent Supply Current Note 4: For a power supply of 5V ±10% the worst case on resistance (RON) occurs for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case VIH and VIL occur at VCC = 5.5V and 4.5V respectively. (The VIH value at 5.5V is 3.85V.) The worst case leakage current occurs for CMOS at the higher voltage and so the 5.5V values should be used. Note 5: At supply voltages (VCC–GND) approaching 2V the analog switch on resistance becomes extremely non-linear. Therefore it is recommended that these devices be used to transmit digital only when using these supply voltages. www.fairchildsemi.com 2 MM74HC4066 AC Electrical Characteristics VCC = 2.0V−6.0V VEE = 0V−12V, CL = 50 pF (unless otherwise specified) Symbol Parameter Conditions VCC 2.0V 4.5V 9.0V 12.0V tPZL, tPZH Maximum Switch Turn “ON” Delay RL = 1 kΩ 2.0V 4.5V 9.0V 12.0V tPHZ, tPLZ Maximum Switch Turn “OFF” Delay RL = 1 kΩ 2.0V 4.5V 9.0V 12.0V fMAX Minimum Frequency Response (Figure 7) 20 log (VO/VI) = −3 dB Crosstalk Between any Two Switches (Figure 8) Peak Control to Switch Feedthrough Noise (Figure 9) Switch OFF Signal Feedthrough Isolation (Figure 10) THD Total Harmonic Distortion (Figure 11) CIN CIN CIN CPD Maximum Control Input Capacitance Maximum Switch Input Capacitance Maximum Feedthrough Capacitance Power Dissipation Capacitance Note 6: Adjust 0 dBm for F = 1 kHz (Null RL/RON Attenuation). Note 7: VIS is centered at VCC/2. Note 8: Adjust input for 0 dBm. TA = 25°C Typ 25 5 4 3 30 12 6 5 60 25 20 15 40 100 50 10 8 7 100 20 12 10 168 36 32 30 TA = −40 to 85°C TA = −55 to 125°C Guaranteed Limits 30 13 10 11 125 25 15 13 210 45 40 38 75 15 12 13 150 30 18 15 252 54 48 45 Units ns ns ns ns ns ns ns ns ns ns ns MHz MHz tPHL, tPLH Maximum Propagation Delay Switch In to Out RL = 600Ω VIS = 2 VPP at (VCC/2) (Note 6) (Note 7) RL = 600Ω, F = 1 MHz (Note 7) (Note 8) RL = 600Ω, F = 1 MHz CL = 50 pF RL = 600Ω, F = 1 MHz V(CT)VIL (Note 7) (Note 8) RL = 10 kΩ, CL = 50 pF, F = 1 kHz VIS = 4 VPP VIS = 8 VPP 4.5V 9.0V 4.5V 9.0V 4.5V 9.0V −52 −50 100 250 dB dB mV mV 4.5V 9.0V −42 −44 dB dB 4.5V 9.0V .013 .008 5 20 10 10 10 % % pF pF pF pF VCTL = GND 0.5 15 3 www.fairchildsemi.com MM74HC4066 AC Test Circuits and Switching Time Waveforms FIGURE 1. “ON” Resistance FIGURE 2. “ON” Channel Leakage Current FIGURE 3. “OFF” Channel Leakage Current FIGURE 4. tPHL, tPLH Propagation Delay Time Signal Input to Signal Output FIGURE 5. tPZL, tPLZ Propagation Delay Time Control to Signal Output FIGURE 6. tPZH, tPHZ Propagation Delay Time Control to Signal Output www.fairchildsemi.com 4 MM74HC4066 AC Test Circuits and Switching Time Waveforms (Continued) FIGURE 7. Frequency Response FIGURE 8. Crosstalk: Control Input to Signal Output FIGURE 9. Crosstalk Between Any Two Switches FIGURE 10. Switch OFF Signal Feedthrough Isolation FIGURE 11. Sinewave Distortion 5 www.fairchildsemi.com MM74HC4066 Typical Performance Characteristics Typical “ON” Resistance Typical Crosstalk Between Any Two Switches Typical Frequency Response Special Considerations In certain applications the external load-resistor current may include both VCC and signal line components. To avoid drawing VCC current when switch current flows into the analog switch input pins, the voltage drop across the switch must not exceed 0.6V (calculated from the ON resistance). www.fairchildsemi.com 6 MM74HC4066 Physical Dimensions inches (millimeters) unless otherwise noted 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M14A 7 www.fairchildsemi.com MM74HC4066 Physical Dimensions inches (millimeters) unless otherwise noted (Continued) Pb-Free 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M14D www.fairchildsemi.com 8 MM74HC4066 Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC14 9 www.fairchildsemi.com MM74HC4066 Quad Analog Switch Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N14A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. www.fairchildsemi.com 10 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com
MM74HC4066_05 价格&库存

很抱歉,暂时无法提供与“MM74HC4066_05”相匹配的价格&库存,您可以联系我们找货

免费人工找货