0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
SSR2N60A

SSR2N60A

  • 厂商:

    FAIRCHILD(仙童半导体)

  • 封装:

  • 描述:

    SSR2N60A - Advanced Power MOSFET - Fairchild Semiconductor

  • 数据手册
  • 价格&库存
SSR2N60A 数据手册
Advanced Power MOSFET FEATURES Avalanche Rugged Technology Rugged Gate Oxide Technology Lower Input Capacitance Improved Gate Charge Extended Safe Operating Area Lower Leakage Current : 25 µA (Max.) @ VDS = 600V Lower RDS(ON) : 3.892 Ω (Typ.) SSR/U2N60A BVDSS = 600 V RDS(on) = 5 Ω ID = 1.8 A D-PAK 2 1 3 1 I-PAK 2 3 1. Gate 2. Drain 3. Source Absolute Maximum Ratings Symbol VDSS ID IDM VGS EAS IAR EAR dv/dt PD Characteristic Drain-to-Source Voltage Continuous Drain Current (TC=25 C ) Continuous Drain Current (TC=100 C ) Drain Current-Pulsed Gate-to-Source Voltage Single Pulsed Avalanche Energy Avalanche Current Repetitive Avalanche Energy Peak Diode Recovery dv/dt Total Power Dissipation (TA=25 oC ) * Total Power Dissipation (TC=25 oC ) Linear Derating Factor TJ , TSTG TL Operating Junction and Storage Temperature Range Maximum Lead Temp. for Soldering Purposes, 1/8” from case for 5-seconds 1 O o o Value 600 1.8 1.1 6 + 30 _ 141 1.8 4.4 3.0 2.5 44 0.35 - 55 to +150 Units V A A V mJ A mJ V/ns W W W/ C o O 1 O 1 O 3 O 2 o C 300 Thermal Resistance Symbol R θJC R θ JA R θ JA Characteristic Junction-to-Case Junction-to-Ambient * Junction-to-Ambient Typ. ---Max. 2.87 50 110 o Units C /W * When mounted on the minimum pad size recommended (PCB Mount). Rev. B ©1999 Fairchild Semiconductor Corporation SSR/U2N60A Symbol BVDSS ∆BV/∆TJ VGS(th) IGSS IDSS RDS(on) gfs Ciss Coss Crss td(on) tr td(off) tf Qg Qgs Qgd Characteristic Drain-Source Breakdown Voltage Breakdown Voltage Temp. Coeff. Gate Threshold Voltage Gate-Source Leakage , Forward Gate-Source Leakage , Reverse Drain-to-Source Leakage Current Static Drain-Source On-State Resistance Forward Transconductance Input Capacitance Output Capacitance Reverse Transfer Capacitance Turn-On Delay Time Rise Time Turn-Off Delay Time Fall Time Total Gate Charge Gate-Source Charge Gate-Drain( “Miller” ) Charge Min. Typ. Max. Units 600 -2.0 -----------------0.77 ------1.21 315 38 14 12 15 41 16 15 2.6 6.7 --4.0 100 -100 25 250 5.0 -410 45 17 35 40 90 40 21 --nC ns pF µA Ω Ω V V nA N-CHANNEL POWER MOSFET Electrical Characteristics (TC=25 oC unless otherwise specified) Test Condition VGS=0V,ID=250 µA See Fig 7 VDS=5V,ID=250 µA VGS=30V VGS=-30V VDS=600V VDS=480V,TC=125 C VGS=10V,ID=0.9A VDS=50V,ID=0.9A 4 O 4 O o V/ oC ID=250 µA VGS=0V,VDS=25V,f =1MHz See Fig 5 VDD=300V,ID=2A, RG=18 Ω See Fig 13 VDS=480V,VGS=10V, ID=2A See Fig 6 & Fig 12 45 OO 45 OO Source-Drain Diode Ratings and Characteristics Symbol IS ISM VSD trr Qrr Characteristic Continuous Source Current Pulsed-Source Current Diode Forward Voltage Reverse Recovery Time Reverse Recovery Charge 1 O Min. Typ. Max. Units --------280 0.62 1.8 6 1.4 --A V ns µC Test Condition Integral reverse pn-diode in the MOSFET TJ=25 oC ,IS=1.8A,VGS=0V TJ=25 C ,IF=2A diF/dt=100A/ µs 4 O o O 4 Notes ; 1 O Repetitive Rating : Pulse Width Limited by Maximum Junction Temperature 2 O L=80mH, I AS=1.8A, VDD=50V, RG=27Ω, Starting T J =25 ooC < < 3 _ O ISD < 2A, di/dt _ 80A/ µs, VDD _ BVDSS , Starting T J =25 C _ 4 O Pulse Test : Pulse Width = 250 µs, Duty Cycle < 2% 5 Essentially Independent of Operating Temperature O N-CHANNEL POWER MOSFET Fig 1. Output Characteristics [A] Top : 15V 10 V 8.0 V 7.0 V 6.0 V 5.5 V 5.0 V Bottom : 4.5 V SSR/U2N60A Fig 2. Transfer Characteristics [A] ID , Drain Current 100 VGS ID , Drain Current 100 150 oC 10-1 25 oC @ Notes : 1. V = 0 V GS - 55 oC 2. V = 50 V DS 3. 250 µs Pulse Test 6 8 10 10-1 @ Notes : 1. 250 µs Pulse Test 2. T = 25 oC C 10-2 10-1 100 101 10-2 2 4 VDS , Drain-Source Voltage [V] [A] VGS , Gate-Source Voltage [V] Fig 3. On-Resistance vs. Drain Current RDS(on) , [ ] Ω Drain-Source On-Resistance 10 Fig 4. Source-Drain Diode Forward Voltage 8 VGS = 10 V IDR , Reverse Drain Current 10 0 6 4 VGS = 20 V 1 -1 0 @Nts: oe 1 VGS = 0 V . 2 oC 5 1 -2 0 02 . 04 . 06 . 08 . 2 2 0 µs P l e T s .5 us et 10 . 12 . 2 @ N t : TJ = 2 oC oe 5 0 0 1 2 3 4 5 6 1 0 oC 5 ID , Drain Current [A] VSD , Source-Drain Voltage [V] Fig 5. Capacitance vs. Drain-Source Voltage 50 0 Ciss= Cgs+ C ( Cds= s o t d ) hre gd Coss= Cds+ C gd Fig 6. Gate Charge vs. Gate-Source Voltage [V] 2 V =10V DS 1 0 VDS = 3 0 V 0 V =40V 8 DS [pF] C iss 30 0 VGS , Gate-Source Voltage 40 0 Crss= Cgd Capacitance 20 0 C oss 10 0 C rss @Nts: oe 1 V =0V . GS 2 f=1Mz . H 5 @ N t s : ID = 2 0 A oe . 0 0 3 6 9 1 2 1 5 00 10 1 10 VDS , Drain-Source Voltage [V] QG , Total Gate Charge [nC] SSR/U2N60A BVDSS , (Normalized) Drain-Source Breakdown Voltage N-CHANNEL POWER MOSFET Fig 8. On-Resistance vs. Temperature 3.0 Fig 7. Breakdown Voltage vs. Temperature 1.2 RDS(on) , (Normalized) Drain-Source On-Resistance 2.5 1.1 2.0 1.0 1.5 1.0 @ Notes : 1. VGS = 10 V 2. ID = 1.0 A 0.9 @ Notes : 1. VGS = 0 V 2. ID = 250 µA 0.5 0.8 -75 -50 -25 0 25 50 75 100 o 125 150 175 0.0 -75 -50 -25 0 25 50 75 100 o 125 150 175 TJ , Junction Temperature [ C] TJ , Junction Temperature [ C] Fig 9. Max. Safe Operating Area [A] Operation in This Area is Limited by R DS(on) 100 µs 1 ms 100 DC 10 ms Fig 10. Max. Drain Current vs. Case Temperature 2.0 101 ID , Drain Current ID , Drain Current 103 [A] 1.5 1.0 0.5 102 0.0 25 10-1 @ Notes : 1. TC = 25 oC 2. TJ = 150 C 3. Single Pulse o 10-2 100 101 50 75 100 o 125 150 VDS , Drain-Source Voltage [V] Tc , Case Temperature [ C] Fig 11. Thermal Response Thermal Response D=0.5 100 0.2 0.1 0.05 10 - 1 0.02 0.01 single pulse @ Notes : 1. Z θ J C (t)=2.87 o C/W Max. 2. Duty Factor, D=t 1 /t 2 3. T J M -T C =P D M *Z θ J C (t) ZθJC(t) , P DM t1 t2 10 - 2 10 - 5 10 - 4 10 - 3 10 - 2 10 - 1 10 0 10 1 t 1 , S quare Wave Pulse Duration [sec] N-CHANNEL POWER MOSFET SSR/U2N60A Fig 12. Gate Charge Test Circuit & Waveform “ Current Regulator ” 50KΩ 12V 200nF 300nF Same Type as DUT VGS Qg 10V VDS VGS DUT 3mA Qgs Qgd R1 Current Sampling (IG) Resistor R2 Current Sampling (ID) Resistor Charge Fig 13. Resistive Switching Test Circuit & Waveforms RL Vout Vin RG DUT 10V Vin 10% Vout VDD ( 0.5 rated VDS ) 90% td(on) t on tr td(off) t off tf Fig 14. Unclamped Inductive Switching Test Circuit & Waveforms LL VDS Vary tp to obtain required peak ID BVDSS 1 EAS = ---- LL IAS2 -------------------2 BVDSS -- VDD BVDSS IAS C VDD VDD tp ID RG DUT 10V tp ID (t) VDS (t) Time SSR/U2N60A N-CHANNEL POWER MOSFET Fig 15. Peak Diode Recovery dv/dt Test Circuit & Waveforms DUT + VDS -- IS L Driver RG VGS Same Type as DUT VGS VDD • dv/dt controlled by “RG” • IS controlled by Duty Factor “D” VGS ( Driver ) Gate Pulse Width D = -------------------------Gate Pulse Period 10V IFM , Body Diode Forward Current IS ( DUT ) IRM di/dt Body Diode Reverse Current VDS ( DUT ) Body Diode Recovery dv/dt Vf VDD Body Diode Forward Voltage Drop TRADEMARKS The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. ACEx™ CoolFET™ CROSSVOLT™ E2CMOSTM FACT™ FACT Quiet Series™ FAST® FASTr™ GTO™ HiSeC™ DISCLAIMER ISOPLANAR™ MICROWIRE™ POP™ PowerTrench™ QS™ Quiet Series™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 TinyLogic™ UHC™ VCX™ FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or 2. A critical component is any component of a life support device or system whose failure to perform can systems which, (a) are intended for surgical implant into be reasonably expected to cause the failure of the life the body, or (b) support or sustain life, or (c) whose support device or system, or to affect its safety or failure to perform when properly used in accordance with instructions for use provided in the labeling, can be effectiveness. reasonably expected to result in significant injury to the user. PRODUCT STATUS DEFINITIONS Definition of Terms Datasheet Identification Advance Information Product Status Formative or In Design Definition This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. Preliminary First Production No Identification Needed Full Production Obsolete Not In Production This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.
SSR2N60A 价格&库存

很抱歉,暂时无法提供与“SSR2N60A”相匹配的价格&库存,您可以联系我们找货

免费人工找货