Freescale Semiconductor Data Sheet: Product Preview
Document Number: MPC5534 Rev. 0, 06/2006
MPC5534 Microcontroller Data Sheet
by: Microcontroller Division
This document provides electrical specifications, pin assignments, and package diagrams for the MPC5534 microcontroller device. For functional characteristics, refer to the MPC5534 Microcontroller Reference Manual.
Contents
1 2 3 Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Ordering Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . 4 3.1 Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . 4 3.2 Thermal Characteristics. . . . . . . . . . . . . . . . . . . . . . 5 3.3 Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 3.4 EMI (Electromagnetic Interference) Characteristics 8 3.5 ESD Characteristics . . . . . . . . . . . . . . . . . . . . . . . . 9 3.6 VRC/POR Electrical Specifications . . . . . . . . . . . . . 9 3.7 Power Up/Down Sequencing. . . . . . . . . . . . . . . . . 10 3.8 DC Electrical Specifications. . . . . . . . . . . . . . . . . . 12 3.9 Oscillator & FMPLL Electrical Characteristics . . . . 19 3.10 eQADC Electrical Characteristics . . . . . . . . . . . . . 20 3.11 H7Fb Flash Memory Electrical Characteristics . . . 22 3.12 AC Specifications . . . . . . . . . . . . . . . . . . . . . . . . . 23 3.13 AC Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 Mechanicals. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 4.1 Pinouts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 4.2 Package Dimensions. . . . . . . . . . . . . . . . . . . . . . . 46 Revision History. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49
1
Overview
The MPC5534 microcontroller (MCU) is a member of the MPC5500 family of microcontrollers based on the PowerPC™ Book E architecture. This family of parts contains many new features coupled with high performance CMOS technology to provide substantial reduction of cost per feature and significant performance improvement over the MPC500 family. The host processor core of this device is compatible with the PowerPC Book E architecture. It is 100% user mode compatible (with floating point library) with the classic PowerPC instruction set. The Book E architecture has enhancements that improve the PowerPC architecture’s fit in embedded applications. This core also has additional instructions, including digital signal processing (DSP) instructions, beyond the classic
4
5
This document contains information on a new product. Specifications and information herein are subject to change without notice. © Freescale Semiconductor, Inc., 2006. All rights reserved. • Preliminary—Subject to Change Without Notice
Overview
PowerPC instruction set. This family of parts contains many new features coupled with high performance CMOS technology to provide significant performance improvement over the MPC565. The host processor core of the MPC5534 also includes an instruction set enhancement allowing variable length encoding (VLE). This allows optional encoding of mixed 16- and 32-bit instructions. With this enhancement, it is possible to achieve significant code size footprint reduction. The MPC5534 has a single level of memory hierarchy consisting of 64-Kbyte on-chip SRAM and 1 Mbyte of internal Flash memory. Both the SRAM and the Flash memory can hold instructions and data. The External Bus Interface has been designed to support most of the standard memories used with the MPC5xx family. The MPC5534 does not support arbitration between itself and other masters on the external bus. It must be either the only master on the external bus or act as a slave-only device. The complex I/O timer functions of the MPC5534 are performed by an Enhanced Time Processor Unit engine (eTPU). The eTPU engine controls 32 hardware channels. The eTPU has been enhanced over the MPC500 family’s TPU by providing 24-bit timers, double action hardware channels, variable number of parameters per channel, angle clock hardware, and additional control and arithmetic instructions. The eTPU can be programmed using a high-level programming language. The less complex timer functions of MPC5534 are performed by the enhanced Modular Timer System (eMIOS). The eMIOS 24 hardware channels are capable of single action, double action, pulse width modulation (PWM) and modulus counter operation. Motor control capabilities include edge-aligned and center-aligned PWM. Off-chip communication is performed by a suite of serial protocols including CANs, enhanced SPIs (Deserialize/Serialize Peripheral Interface) and SCIs. The DSPIs support pin reduction through hardware serialization and deserialization of timer channels and GPIO signals. The MPC5534 MCU has an on-chip 40-channel Enhanced Queued Dual Analog-to-Digital Converter (eQADC), with 5V conversion range. The System Integration Unit (SIU) performs several chip-wide configuration functions. Pad configuration and General-Purpose Input and Output (GPIO) are controlled from the SIU. External interrupts and reset control are also found in the SIU. The Internal Multiplexer sub-block (IMUX) provides multiplexing of eQADC trigger sources, daisy chaining the DSPIs and external interrupt signal multiplexing.
MPC5534 Microcontroller Data Sheet, Rev. 0 2 Preliminary—Subject to Change Without Notice Freescale Semiconductor
Ordering Information
2
Ordering Information
M PC 5534 M ZQ 80 R2
Qualification Status Core Code Device Number Temperature Range Package Identifier Operating Frequency (MHz) Tape and Reel Status
Temperature Range M = -40° C to 125° C A = -55° C to 125° C
Package Identifier VF = 208MAPBGA SnPb VM = 208MAPBGA Pb-free ZQ = 324PBGA SnPb VZ = 324PBGA Pb-free
Operating Frequency 40 = 40MHz 66 = 66MHz 80 = 80MHz
Tape and Reel Status R2 = Tape and Reel (blank) = Trays Qualification Status P = Pre Qualification M = Full Spec Qualified
Note: Not all options are available on all devices. Refer to Table 1.
Figure 1. MPC5500 Family Part Number Example Table 1. Orderable Part Numbers
Freescale Part Number1 MPC5534MVZ80 MPC5534MZQ80 MPC5534MVM80 MPC5534MVF80 MPC5534MVZ66 MPC5534MZQ66 MPC5534MVM66 MPC5534MVF66 MPC5534MVZ40 MPC5534MZQ40 MPC5534MVM40 MPC5534MVF40
1
Description MPC5534 Lead free 324 package MPC5534 Lead 324 package MPC5534 Lead free 208 package MPC5534 Lead 208 package MPC5534 Lead free 324 package MPC5534 Lead 324 package MPC5534 Lead free 208 package MPC5534 Lead 208 package MPC5534 Lead free 324 package MPC5534 Lead 324 package MPC5534 Lead free 208 package MPC5534 Lead 208 package
Speed (MHz) 80 80 80 80 66 66 66 66 40 40 40 40
Max Speed2 (MHz) (fMAX) 80 80 80 80 66 66 66 66 40 40 40 40
Temperature -40° C to 125° C -40° C to 125° C -40° C to 125° C -40° C to 125° C -40° C to 125° C -40° C to 125° C -40° C to 125° C -40° C to 125° C -40° C to 125° C -40° C to 125° C -40° C to 125° C -40° C to 125° C
All devices are PPC5534, rather than MPC5534, until the product qualifications. Not all configurations will be available in the PPC parts. 2 Speed is the nominal maximum frequency. Max Speed is the maximum speed allowed including any frequency modulation.
MPC5534 Microcontroller Data Sheet, Rev. 0 Freescale Semiconductor Preliminary—Subject to Change Without Notice 3
Electrical Characteristics
3
Electrical Characteristics
This section contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications for the MCU.
3.1
Maximum Ratings
Table 2. Absolute Maximum Ratings1
Num 1 2 3 4 5 6 7 8 9 10 11 12
Characteristic 1.5V Core Supply Voltage 3 Flash Program/Erase Voltage Flash Core Voltage Flash Read Voltage SRAM Standby Voltage Clock Synthesizer Voltage 3.3V I/O Buffer Voltage Voltage Regulator Control Input Voltage Analog Supply Voltage (reference to VSSA) I/O Supply Voltage (Fast I/O Pads) Voltage5
4 4
Symbol VDD VPP VDDF VFLASH VSTBY VDDSYN VDD33 VRC33 VDDA VDDE VDDEH VIN
Min – 0.3 – 0.3 – 0.3 – 0.3 – 0.3 – 0.3 –0.3 –0.3 – 0.3 – 0.3 – 0.3 –1.06 –0.37 –1.06
Max2 1.7 6.5 1.7 4.6 1.7 4.6 4.6 4.6 5.5 4.6 6.5 6.58
Unit V V V V V V V V V V V
I/O Supply Voltage (Slow/Medium I/O Pads)
DC Input VDDEH powered I/O Pads, except eTPUB15 and SINB (DSPI_B_SIN) VDDEH powered I/O Pads (eTPUB15 and SINB) VDDE powered I/O Pads Analog Reference High Voltage (reference to VRL) VSS Differential Voltage VDD Differential Voltage VREF Differential Voltage VRH to VDDA Differential Voltage VRL to VSSA Differential Voltage VDDEH to VDDA Differential Voltage VDDF to VDD Differential Voltage This spec has been moved to Table 9, spec 43a. VSSSYN to VSS Differential Voltage VRCVSS to VSS Differential Voltage Maximum DC Digital Input Current digital pins)5
10
V 6.58 4.69 5.5 0.1 VDD 5.5 5.5 0.3 VDDEH 0.3 V V V V V V V V
13 14 15 16 17 18 19 20 21 22 23 24 25 26
VRH VSS – VSSA VDD – VDDA VRH – VRL VRH – VDDA VRL – VSSA VDDEH – VDDA VDDF – VDD VSSSYN – VSS VRCVSS – VSS
– 0.3 – 0.1 – VDDA – 0.3 – 5.5 – 0.3 –VDDA –0.3
–0.1 –0.1 –2 –3 – 40.0
0.1 0.1 2 3 150.0
V V mA mA
oC
(per pin, applies to all
IMAXD IMAXA TJ
Maximum DC Analog Input Current 11 (per pin, applies to all analog pins) Maximum Operating Temperature Range 12 — Die Junction Temperature
MPC5534 Microcontroller Data Sheet, Rev. 0 4 Preliminary—Subject to Change Without Notice Freescale Semiconductor
Electrical Characteristics
Table 2. Absolute Maximum Ratings1 (continued)
Num 27 28 29
1
Characteristic Storage Temperature Range Maximum Solder Temperature Moisture Sensitivity Level
14 13
Symbol TSTG TSDR MSL
Min – 55.0 — —
Max2 150.0 260.0 3
Unit
o o
C C
Functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device. 2 Absolute maximum voltages are currently maximum burn-in voltages. Absolute maximum specifications for device stress have not yet been determined. 3 1.5V +/– 10% for proper operation. This parameter is specified at a maximum junction temperature of 150C. 4 All functional non-supply I/O pins are clamped to VSS and VDDE or VDDEH. 5 AC signal over and undershoot of the input voltages of up to +/– 2.0 volts is permitted for a cumulative duration of 60 hours over the complete lifetime of the device (injection current does not need to be limited for this duration). 6 Internal structures will hold the voltage above –1.0 volt if the injection current limit of 2 mA is met. 7 Internal structures will not clamp to a safe voltage. External protection must be used to ensure that voltage on the pin stays above –0.3 volts. 8 Internal structures hold the input voltage below this maximum voltage on all pads powered by VDDEH supplies, if the maximum injection current specification is met (2 mA for all pins) and VDDEH is within Operating Voltage specifications. 9 Internal structures hold the input voltage below this maximum voltage on all pads powered by VDDE supplies, if the maximum injection current specification is met (2 mA for all pins) and VDDE is within Operating Voltage specifications. 10 Total injection current for all pins (including both digital and analog) must not exceed 25mA. 11 Total injection current for all analog input pins must not exceed 15mA. 12 Lifetime operation at these specification limits is not guaranteed. 13 Solder profile per CDF-AEC-Q100. 14 Moisture sensitivity per JEDEC test method A112.
3.2
Thermal Characteristics
Table 3. Thermal Characteristics
Value Num 1 Characteristic Junction to Ambient 1, 2 Natural Convection (Single layer board) Junction to Ambient 1, 3 Natural Convection (Four layer board 2s2p) Junction to Ambient (@200 ft./min., Single layer board) Junction to Ambient (@200 ft./min., Four layer board 2s2p) Junction to Board 4 (Four layer board 2s2p) Symbol RθJA Unit 208 MAPBGA °C/W 42 324 PBGA 34
2
RθJA
°C/W
26
23
3
RθJMA
°C/W
34
28
4
RθJMA
°C/W
22
20
5
RθJB
°C/W
15
15
MPC5534 Microcontroller Data Sheet, Rev. 0 Freescale Semiconductor Preliminary—Subject to Change Without Notice 5
Electrical Characteristics
Table 3. Thermal Characteristics (continued)
Value Num 6 7
1
Characteristic Junction to Case 5 Junction to Package Top Natural Convection
6
Symbol RθJC ΨJT
Unit 208 MAPBGA °C/W °C/W 8 2 324 PBGA 10 2
2 3 4 5 6
Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal. Per JEDEC JESD51-6 with the board horizontal. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.
3.2.1
General Notes for Specifications at Maximum Junction Temperature
An estimation of the chip junction temperature, TJ, can be obtained from the equation: TJ = TA + (RθJA × PD) where: TA = ambient temperature for the package (oC) RθJA = junction to ambient thermal resistance (oC/W) PD = power dissipation in the package (W) The supplied thermal resistances are provided based on JEDEC JESD51 series of standards to provide consistent values for estimations and comparisons. The difference between the values determined on the single-layer (1s) board and on the four-layer board with two signal layers and a power and a ground plane (2s2p) clearly demonstrate that the effective thermal resistance of the component is not a constant. It depends on the construction of the application board (number of planes), the effective size of the board which cools the component, how well the component is thermally and electrically connected to the planes, and the power being dissipated by adjacent components. Connect all the ground and power balls to the respective planes with one via per ball. Using fewer vias to connect the package to the planes reduces the thermal performance. Thinner planes also reduce the thermal performance. When the clearance between through vias leave the planes virtually disconnected, the thermal performance is also greatly reduced. As a general rule, the value obtained on a single layer board is appropriate for the tightly packed printed circuit board. The value obtained on the board with the internal planes is usually appropriate if the application board has one oz (35 micron nominal thickness) internal planes, the components are well separated, and the overall power dissipation on the board is less than 0.02 W/cm2.
MPC5534 Microcontroller Data Sheet, Rev. 0 6 Preliminary—Subject to Change Without Notice Freescale Semiconductor
Electrical Characteristics
The thermal performance of any component depends strongly on the power dissipation of surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device. At a known board temperature, the junction temperature is estimated using the following equation: TJ = TB + (RθJB × PD) where: TJ = junction temperature (oC) TB = board temperature at the package perimeter (oC/W) RθJB = junction to board thermal resistance (oC/W) per JESD51-8 PD = power dissipation in the package (W) When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. The application board should be similar to the thermal test condition, with the component soldered to a board with internal planes. Historically, the thermal resistance has frequently been expressed as the sum of a junction to case thermal resistance and a case to ambient thermal resistance: RθJA = RθJC + RθCA where: RθJA = junction to ambient thermal resistance (oC/W) RθJC = junction to case thermal resistance (oC/W) RθCA = case to ambient thermal resistance (oC/W) RθJC is device related and cannot be influenced by the user. The user controls the thermal environment to change the case to ambient thermal resistance, RθCA. For instance, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This description is most useful for packages with heat sinks where some 90% of the heat flow is through the case to the heat sink to ambient. For most packages, a better model is required. A more accurate two-resistor thermal model can be constructed from the junction to board thermal resistance and the junction to case thermal resistance. The junction to case covers the situation where a heat sink will be used or where a substantial amount of heat is dissipated from the top of the package. The junction to board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. This model can be used for either hand estimations or for a computational fluid dynamics (CFD) thermal model. To determine the junction temperature of the device in the application after prototypes are available, the Thermal Characterization Parameter (ΨJT) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation: TJ = TT + (ΨJT × PD)
MPC5534 Microcontroller Data Sheet, Rev. 0 Freescale Semiconductor Preliminary—Subject to Change Without Notice 7
Electrical Characteristics
where: TT = thermocouple temperature on top of the package (oC) ΨJT = thermal characterization parameter (oC/W) PD = power dissipation in the package (W) The thermal characterization parameter is measured per JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. References: Semiconductor Equipment and Materials International 805 East Middlefield Rd Mountain View, CA 94043 (415) 964-5111 MIL-SPEC and EIA/JESD (JEDEC) specifications are available from Global Engineering Documents at 800-854-7179 or 303-397-7956. JEDEC specifications are available on the WEB at http://www.jedec.org. • 1. C.E. Triplett and B. Joiner, “An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module,” Proceedings of SemiTherm, San Diego, 1998, pp. 47–54. • 2. G. Kromann, S. Shidore, and S. Addison, “Thermal Modeling of a PBGA for Air-Cooled Applications,” Electronic Packaging and Production, pp. 53–58, March 1998. • 3. B. Joiner and V. Adams, “Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling,” Proceedings of SemiTherm, San Diego, 1999, pp. 212–220.
3.3
Package
The MPC5534 is available in packaged form. Package options are listed in Section 2, “Ordering Information.” Refer to Section 4, “Mechanicals,” for pinouts and package drawings.
3.4
Num 1 2 3
EMI (Electromagnetic Interference) Characteristics
Table 4. EMI Testing Specifications1
Characteristic Scan Range Operating Frequency VDD Operating Voltages Min. Value 0.15 — — Typ. Value — — 1.5 Max. Value 1000 80 — Unit MHz MHz V
MPC5534 Microcontroller Data Sheet, Rev. 0 8 Preliminary—Subject to Change Without Notice Freescale Semiconductor
Electrical Characteristics
Table 4. EMI Testing Specifications1 (continued)
Num 4 5 6 7
1
Characteristic VDDSYN, VRC33, VDD33, VFLASH, VDDE Operating Voltages VPP, VDDEH, VDDA Operating Voltages Maximum Amplitude Operating Temperature
Min. Value — — — —
Typ. Value 3.3 5.0 — —
Max. Value — — 14 323 25
2
Unit V V dBuV
o
C
EMI testing and I/O port waveforms per SAE J1752/3 issued 1995-03. Qualification testing is performed on the MPC5554 and applied to MPC5500 family as generic EMI performance data. 2 As measured with “single-chip” EMI program. 3 As measured with “expanded” EMI program.
3.5
ESD Characteristics
Table 5. ESD Ratings1, 2
Characteristic Symbol Value 2000 R1 C 1500 100 500 (all pins) 750 (corner pins) V Unit V Ohm pF
ESD for Human Body Model (HBM) HBM Circuit Description
ESD for Field Induced Charge Model (FDCM)
Number of Pulses per pin: Positive Pulses (HBM) Negative Pulses (HBM) Interval of Pulses
1 2
— — —
1 1 1
— — second
All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification
3.6
VRC/POR Electrical Specifications
Table 6. VRC/POR Electrical Specifications
Num 1 2 3 4
Characteristic 1.5V (VDD) POR Negated (Ramp Up) 1.5V (VDD) POR Asserted (Ramp Down) 3.3V (VDDSYN) POR Negated (Ramp Up) 3.3V (VDDSYN) POR Asserted (Ramp Down) RESET Pin Supply (VDDEH6) POR Negated (Ramp Up) RESET Pin Supply (VDDEH6) POR Asserted (Ramp Down) VRC33 voltage before regulator controller allows the pass transistor to start turning on
Symbol V_POR15 V_POR33 V_POR5 V_TRANS_ START
Min 1.1 1.1 2.0 2.0 2.0 2.0 1.0
Max 1.35 1.35 2.85 2.85 2.85 2.85 2.0
Units V V V V
MPC5534 Microcontroller Data Sheet, Rev. 0 Freescale Semiconductor Preliminary—Subject to Change Without Notice 9
Electrical Characteristics
Table 6. VRC/POR Electrical Specifications (continued)
Num 5 6 7 Characteristic VRC33 voltage when regulator controller allows the pass transistor to completely turn on1, 2 VRC33 voltage above which the regulator controller will keep the 1.5V supply in regulation3, 4 Current which can be sourced by VRCCTL – 40C 25C 150C (Tj) 8 Voltage differential during power up that VDD33 can lag VDDSYN or VDDEH6 before VDDSYN and VDDEH6 reach V_POR33 and V_POR5 minimums respectively Absolute value of Slew Rate on power supply pins Required Gain: Idd / I_VRCCTL (@vdd = 1.35v, fsys = 80MHz)4, 6 – 40C 25C 150C (Tj)
1 2 3 4
Symbol V_TRANS_ON V_VRC33REG I_VRCCTL5
Min 2.0 3.0
Max 2.85 —
Units V V mA
11.0 9.0 7.5 VDD33_LAG —
— — — 1.0
mA mA mA V
9 10
— BETA7 35.08 40.08 50.08
50
V/ms
— — 500
— — —
5 6 7 8
User must be able to supply full operating current for the 1.5V supply when the 3.3V supply reaches this range. Current limit may be reached during ramp up and should not be treated as short circuit current. At peak current for device. Assumes that the Freescale recommended board requirements and transistor recommendations are met. Board signal traces/routing from the VRCCTL package signal to the base of the external pass transistor and between the emitter of the pass transistor to the VDD package signals should have a maximum of 100 nH inductance and minimal resistance ( 4 µF over all conditions, including lifetime). High frequency bypass capacitors consisting of eight 0.01 µF, two 0.1 µF, and one 1 µF capacitors should be place around the package on the VDD supply signals. I_VRCCTL measured at the following conditions: VDD=1.35V, VRC33=3.1V, V_VRCCTL=2.2V. Values are based on IDD from high use applications as explained in the IDD Electrical Specification. BETA is measured on a per part basis and is calculated as IDD / I_VRCCTL and represents the worst case external transistor BETA. Preliminary value. Final specification pending characterization.
3.7
Power Up/Down Sequencing
Power sequencing between the 1.5-V power supply and VDDSYN or the RESET power supplies is required if the user provides an external 1.5-V power supply and ties VRC33 to ground. To avoid this power sequencing requirement, power up VRC33 within the specified operating range, even if not using the on-chip voltage regulator controller. Refer to Section 3.7.1, “Power Up Sequence (If VRC33 Grounded)” and Section 3.7.2, “Power Down Sequence (If VRC33 Grounded).” Another power sequencing requirement is that VDD33 must be of sufficient voltage before POR negates, so that the values on certain pins are treated as 1s when POR does negate. Refer to Section 3.7.3, “Input Value of Pins During POR Dependent on VDD33.”
MPC5534 Microcontroller Data Sheet, Rev. 0 10 Preliminary—Subject to Change Without Notice Freescale Semiconductor
Electrical Characteristics
Although there is no power sequencing required between VRC33 and VDDSYN during power up, for the VRC stage turn-on to operate within specification, VRC33 must not lead VDDSYN by more than 600 mV or lag by more than 100 mV. Higher spikes in the emitter current of the pass transistor will occur if VRC33 leads or lags VDDSYN by more than these amounts. The value of that higher spike in current depends on the board power supply circuitry and the amount of board level capacitance. Furthermore, when all of the PORs negate, the system clock will start to toggle, adding another large increase of the current consumption from VRC33. If VRC33 lags VDDSYN by more than 100 mV, this increased current consumption can drop VDD low enough to assert the 1.5-V POR again. Oscillations are even possible because when the 1.5-V POR asserts, the system clock stops, causing the voltage on VDD to rise until the 1.5-V POR negates again. Any oscillations stop when VRC33 is powered sufficiently. When powering down, VRC33 and VDDSYN do not have a delta requirement to each other, because the bypass capacitors internal and external to the device are already charged. When not powering up or down, VRC33 and VDDSYN do not have a delta requirement to each other for the VRC to operate within specification. Although there are no power up/down sequencing requirements to prevent issues like latch-up, excessive current spikes, etc., the state of the I/O pins during power up/down varies depending on power. Table 7 gives the pin state for the sequence cases for all pins with pad type pad_fc (fast type), and Table 8 for all pins with pad type pad_mh (medium type) and pad_sh (slow type).
Table 7. Power Sequence Pin States (Fast Pads)
VDDE LOW VDDE VDDE VDDE VDD33 X LOW VDD33 VDD33 VDD X X LOW VDD pad_fc (Fast) Output Driver State Low High High Impedance Functional POR asserted. No POR asserted Comment Functional I/O pins are clamped to VSS and VDDE
Table 8. Power Sequence Pin States (Medium and Slow Pads)
VDDEH LOW VDDEH VDDEH VDD X LOW VDD pad_mh/pad_sh (Medium and Slow) Output Driver Low High Impedance Functional Comment Functional I/O pins are clamped to VSS and VDDEH POR asserted No POR asserted
3.7.1
Power Up Sequence (If VRC33 Grounded)
In this case, the 1.5-V VDD supply must rise to 1.35-V before the 3.3-V VDDSYN and the RESET power supplies rises above 2.0 V. This ensures that digital logic in the PLL on the 1.5-V supply will not begin to operate below the specified operation range lower limit of 1.35 V. Since the internal 1.5-V POR is disabled,
MPC5534 Microcontroller Data Sheet, Rev. 0 Freescale Semiconductor Preliminary—Subject to Change Without Notice 11
Electrical Characteristics
the internal 3.3-V POR or the RESET power POR must be depended on to hold the device in reset. Since they may negate as low as 2.0 V, it is necessary for VDD to be within spec before the 3.3-V POR and the RESET POR negate.
VDDSYN and RESET Power
VDD 2.0V 1.35V
VDD must reach 1.35V before VDDSYN and the RESET power reach 2.0V
Figure 2. Power Up Sequence if VRC33 Grounded
3.7.2
Power Down Sequence (If VRC33 Grounded)
In this case, the only requirement is that if VDD falls below its operating range, VDDSYN or the RESET power must fall below 2.0 V before VDD is allowed to rise back into its operating range. This ensures that digital 1.5-V logic that is only reset by ORed_POR, which may have been affected by the 1.5V supply falling below spec, is reset properly.
3.7.3
Input Value of Pins During POR Dependent on VDD33
In order to avoid accidentally selecting the bypass clock because PLLCFG[0:1] and RSTCFG are not treated as 1s when POR negates, VDD33 must not lag VDDSYN and the RESET pin power (VDDEH6) when powering the device by more than the VDD33 lag specification in Table 6. VDD33 individually can lag either VDDSYN or the RESET pin power (VDDEH6) by more than the VDD33 lag specification. VDD33 can lag one of the VDDSYN or VDDEH6 supplies, but cannot lag both by more than the VDD33 lag specification. This VDD33 lag specification only applies during power up. VDD33 has no lead or lag requirements when powering down.
3.8
DC Electrical Specifications
Table 9. DC Electrical Specifications
Num 1 2 3 4 5
Characteristic Core Supply Voltage (average DC RMS voltage) I/O Supply Voltage (Fast I/O) I/O Supply Voltage (Slow/Medium I/O) 3.3V I/O Buffer Voltage Voltage Regulator Control Input Voltage
Symbol VDD VDDE VDDEH VDD33 VRC33
Min 1.35 1.62 3.0 3.0 3.0
Max 1.65 3.6 5.25 3.6 3.6
Unit V V V V V
MPC5534 Microcontroller Data Sheet, Rev. 0 12 Preliminary—Subject to Change Without Notice Freescale Semiconductor
Electrical Characteristics
Table 9. DC Electrical Specifications (continued)
Num 6 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 Analog Supply Voltage1 Flash Programming Voltage2 Flash Read Voltage SRAM Standby Voltage3 Clock Synthesizer Operating Voltage Fast I/O Input High Voltage Fast I/O Input Low Voltage Medium/Slow I/O Input High Voltage Medium/Slow I/O Input Low Voltage Fast I/O Input Hysteresis Medium/Slow I/O Input Hysteresis Analog Input Voltage Fast I/O Output High Voltage (IOH_F = –2.0mA) Slow/Medium I/O Output High Voltage (IOH_S = –2.0mA) Fast I/O Output Low Voltage (IOL_F = 2.0mA) Slow/Medium I/O Output Low Voltage (IOL_S = 2.0mA) Load Capacitance (Fast I/O)4 DSC(SIU_PCR[8:9]) = 0b00 DSC(SIU_PCR[8:9]) = 0b01 DSC(SIU_PCR[8:9]) = 0b10 DSC(SIU_PCR[8:9]) = 0b11 Input Capacitance (Digital Pins) Input Capacitance (Analog Pins) Input Capacitance (Shared digital and analog pins AN12_MA0_SDS, AN12_MA1_SDO, AN14_MA2_SDI, and AN15_FCK) Characteristic Symbol VDDA VPP VFLASH VSTBY VDDSYN VIH_F VIL_F VIH_S VIL_S VHYS_F VHYS_S VINDC VOH_F VOH_S VOL_F VOL_S CL — — — CIN CIN_A CIN_M — — — 10 20 30 50 7 10 12 pF pF pF pF pF pF pF Min 4.5 4.5 3.0 0.8 3.0 0.65 * VDDE VSS – 0.3 0.65 * VDDEH VSS – 0.3 Max 5.25 5.25 3.6 1.2 3.6 VDDE + 0.3 0.35 * VDDE VDDEH + 0.3 0.35 * VDDEH Unit V V V V V V V V V V V V V V V V
0.1 * VDDE 0.1 * VDDEH VSSA – 0.3 0.8 * VDDE 0.8 * VDDEH — — VDDA + 0.3 — — 0.2 * VDDE 0.2 * VDDEH
24 25 26
27a Operating Current5 1.5V Supplies @ 80MHz: VDD (including VDDF max current) 6, 7 @1.65V High Use VDD (including VDDF max current)6, 7@1.35V High Use 27b Operating Current5 1.5V Supplies @ 66MHz: VDD (including VDDF max current)6, 7 @1.65V High Use VDD (including VDDF max current)6, 7 @1.35V High Use IDD IDD — — 2258 1808 mA mA IDD IDD — — 3808 3108 mA mA
MPC5534 Microcontroller Data Sheet, Rev. 0 Freescale Semiconductor Preliminary—Subject to Change Without Notice 13
Electrical Characteristics
Table 9. DC Electrical Specifications (continued)
Num Characteristic Symbol Min Max Unit
27c Operating Current5 1.5V Supplies @ 40MHz: VDD (including VDDF max current)6, 7 @1.65V High Use VDD (including VDDF max current)6, 7 @1.35V High Use 27d IDDSTBY @ 25C VSTBY @ 0.8V VSTBY @ 1.0V VSTBY @ 1.2V IDDSTBY @ 60C VSTBY @ 0.8V VSTBY @ 1.0V VSTBY @ 1.2V IDDSTBY @ 150C (Tj) VSTBY @ 0.8V VSTBY @ 1.0V VSTBY @ 1.2V 28 Operating Current 3.3V Supplies @ 80MHz: VDD339 IDD33 — 2 + values derived from procedure of Footnote
9
IDD IDD
— —
1508 1208
mA mA
IDDSTBY IDDSTBY IDDSTBY
— — —
20 30 50
µA µA µA µA µA µA µA µA µA
IDDSTBY IDDSTBY IDDSTBY
— — —
70 100 200
IDDSTBY IDDSTBY IDDSTBY
— — —
1200 1500 2000
mA
VFLASH VDDSYN 29 Operating Current 5.0V Supplies @ 80MHz (12MHz ADCLK): VDDA (VDDA0 + VDDA1) Analog Reference Supply Current (VRH, VRL) VPP 30 Operating Current VDDE10 Supplies: VDDEH1 VDDE2 VDDE3 VDDEH4 VDDE5 VDDEH6 VDDE7 VDDEH8 VDDEH9
IVFLASH IDDSYN
— — — — — —
10 15
mA mA
IDDA IREF IPP
20.0 1.0 25
mA mA mA
IDD1 IDD2 IDD3 IDD4 IDD5 IDD6 IDD7 IDD8 IDD9
— — — — — — — — —
See Footnote
10
mA mA mA mA mA mA mA mA mA
MPC5534 Microcontroller Data Sheet, Rev. 0 14 Preliminary—Subject to Change Without Notice Freescale Semiconductor
Electrical Characteristics
Table 9. DC Electrical Specifications (continued)
Num 31 Characteristic Fast I/O Weak Pull Up Current11 1.62V – 1.98V 2.25V – 2.75V 3.0V – 3.6V Fast I/O Weak Pull Down Current11 1.62V – 1.98V 2.25V – 2.75V 3.0V – 3.6V 32 Slow/Medium I/O Weak Pull Up/Down Current12 3.0V – 3.6V 4.5V – 5.5V I/O Input Leakage Current13 DC Injection Current (per pin) Analog Input Current, Channel Off14 IACT_S 10 20 IINACT_D IIC IINACT_A IINACT_AD VSS – VSSA VRL VRL – VSSA VRH VRH – VRL VSSSYN – VSS VRCVSS – VSS VDDF – VDD VRC33 – VDDSYN VIDIFF TA (TL to TH) — – 2.5 – 2.0 –150 – 2.5 – 100 VSSA – 0.1 –100 VDDA – 0.1 4.5 –50 –50 –100 –0.1 – 2.5 – 40.0 — 150 170 2.5 2.0 150 2.5 100 VSSA + 0.1 100 VDDA + 0.1 5.25 50 50 100 0.1
16
Symbol
Min
Max
Unit µA µA µA µA µA µA µA µA µA mA nA µA mV V mV V V mV mV mV V V
οC
IACT_F
10 20 20 10 20 20
110 130 170 100 130 170
33 34 35
35a Analog Input Current, Shared Analog/Digital pins (AN12, AN13, AN14, AN15) 36 37 38 39 40 41 42 43 VSS Differential Voltage15 Analog Reference Low Voltage VRL Differential Voltage Analog Reference High Voltage VREF Differential Voltage VSSSYN to VSS Differential Voltage VRCVSS to VSS Differential Voltage VDDF to VDD Differential Voltage2
43a VRC33 to VDDSYN Differential Voltage 44 45 46
1 2 3 4 5 6
Analog Input Differential Signal Range (with common mode 2.5V) Operating Temperature Range — Ambient (Packaged) Slew rate on power supply pins
2.5 125.0 50
V/ms
| VDDA0–VDDA1 | must be < 0.1V VPP can drop to 3.0 volts during read operations. During standby operation. If standby operation is not required, VSTBY can be connected to ground. Applies to CLKOUT, external bus pins, and Nexus pins. Maximum average RMS DC current. Peak currents may be higher on specialized code.
MPC5534 Microcontroller Data Sheet, Rev. 0 Freescale Semiconductor Preliminary—Subject to Change Without Notice 15
Electrical Characteristics
7
High use current measured while running optimized SPE assembly code with all code and data 100% locked in cache (0% miss rate) with all channels of the eMIOS and eTPU running autonomously, plus the eDMA transferring data continuously from SRAM to SRAM. Higher currents could be seen if an “idle” loop that crosses cache lines is run from cache. Code should be written to avoid this condition. 8 Preliminary. Final specification pending characterization. 9 Power requirements for the VDD33 supply are dependent on the frequency of operation and load of all I/O pins, and the voltages on the I/O segments. See Table 11 for values to calculate power dissipation for specific operation. 10 Power requirements for each I/O segment are dependent on the frequency of operation and load of the I/O pins on a particular I/O segment, and the voltage of the I/O segment. See Table 10 for values to calculate power dissipation for specific operation. The total power consumption of an I/O segment is the sum of the individual power consumptions for each pin on the segment. 11 Absolute value of current, measured at VIL and VIH. 12 Absolute value of current, measured at VIL and VIH. 13 Weak pull up/down inactive. Measured at VDDE = 3.6 V and VDDEH = 5.25 V. Applies to pad types: pad_fc, pad_sh, and pad_mh. 14 Maximum leakage occurs at maximum operating temperature. Leakage current decreases by approximately one-half for each 8 to 12 oC, in the ambient temperature range of 50 to 125 oC. Applies to pad types: pad_a and pad_ae. 15 VSSA refers to both VSSA0 and VSSA1. | VSSA0–VSSA1 | must be < 0.1V 16 Up to 0.6 volts during power up and power down.
3.8.1
I/O Pad Current Specifications
The power consumption of an I/O segment depends on the usage of the pins on a particular segment. The power consumption is the sum of all output pin currents for a particular segment. The output pin current can be calculated from Table 10 based on the voltage, frequency, and load on the pin. Use linear scaling to calculate pin currents for voltage, frequency, and load parameters that fall outside the values given in Table 10.
Table 10. I/O Pad Average DC Current1
Num 1 2 3 4 5 6 7 8 Medium IDRV_MH Pad Type Slow Symbol IDRV_SH Frequency (MHz) 25 10 2 2 50 20 3.33 3.33 Load2 (pF) 50 50 50 200 50 50 50 200 Voltage (V) 5.25 5.25 5.25 5.25 5.25 5.25 5.25 5.25 Drive Select / Slew Rate Control 11 01 00 00 11 01 00 00 Current (mA) 8.0 3.2 0.7 2.4 17.3 6.5 1.1 3.9
MPC5534 Microcontroller Data Sheet, Rev. 0 16 Preliminary—Subject to Change Without Notice Freescale Semiconductor
Electrical Characteristics
Table 10. I/O Pad Average DC Current1 (continued)
Num 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
1 2
Pad Type Fast
Symbol IDRV_FC
Frequency (MHz) 66 66 66 66 66 66 66 66 56 56 56 56 56 56 56 56 40 40 40 40 40 40 40 40
Load2 (pF) 10 20 30 50 10 20 30 50 10 20 30 50 10 20 30 50 10 20 30 50 10 20 30 50
Voltage (V) 3.6 3.6 3.6 3.6 1.98 1.98 1.98 1.98 3.6 3.6 3.6 3.6 1.98 1.98 1.98 1.98 3.6 3.6 3.6 3.6 1.98 1.98 1.98 1.98
Drive Select / Slew Rate Control 00 01 10 11 00 01 10 11 00 01 10 11 00 01 10 11 00 01 10 11 00 01 10 11
Current (mA) 2.8 5.2 8.5 11.0 1.6 2.9 4.2 6.7 2.4 4.4 7.2 9.3 1.3 2.5 3.5 5.7 1.7 3.1 5.1 6.6 1.0 1.8 2.5 4.0
These values are estimated from simulation and are not tested. Currents apply to output pins only. All loads are lumped.
3.8.2
I/O Pad VDD33 Current Specifications
The power consumption of the VDD33 supply dependents on the usage of the pins on all I/O segments. The power consumption is the sum of all input and output pin VDD33 currents for all I/O segments. The output pin VDD33 current can be calculated from Table 11 based on the voltage, frequency, and load on all fast (pad_fc) pins. The input pin VDD33 current can be calculated from Table 11 based on the voltage, frequency, and load on all pad_sh and pad_sh pins. Use linear scaling to calculate pin currents for voltage, frequency, and load parameters that fall outside the values given in Table 11.
MPC5534 Microcontroller Data Sheet, Rev. 0 Freescale Semiconductor Preliminary—Subject to Change Without Notice 17
Electrical Characteristics
Table 11. VDD33 Pad Average DC Current1
Num Pad Type Symbol Frequency (MHz) Load2 (pF) Inputs 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
1
VDD33 (V)
VDDE (V)
Drive Select
Current (mA)
Slow Medium Fast
I33_SH I33_MH I33_FC
66 66 66 66 66 66 66 66 66 66 56 56 56 56 56 56 56 56 40 40 40 40 40 40 40 40
0.5 0.5 Outputs 10 20 30 50 10 20 30 50 10 20 30 50 10 20 30 50 10 20 30 50 10 20 30 50
3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6 3.6
5.5 5.5 3.6 3.6 3.6 3.6 1.98 1.98 1.98 1.98 3.6 3.6 3.6 3.6 1.98 1.98 1.98 1.98 3.6 3.6 3.6 3.6 1.98 1.98 1.98 1.98
NA NA 00 01 10 11 00 01 10 11 00 01 10 11 00 01 10 11 00 01 10 11 00 01 10 11
0.003 0.003 0.35 0.53 0.62 0.79 0.35 0.44 0.53 0.7 0.30 0.45 0.52 0.67 0.30 0.37 0.45 0.60 0.21 0.31 0.37 0.48 0.21 0.27 0.32 0.42
These values are estimated from simulation and not tested. Currents apply to output pins only for the fast pads and to input pins only for the slow and medium pads. 2 All loads are lumped.
MPC5534 Microcontroller Data Sheet, Rev. 0 18 Preliminary—Subject to Change Without Notice Freescale Semiconductor
Electrical Characteristics
3.9
Oscillator & FMPLL Electrical Characteristics
Table 12. HiP7 FMPLL Electrical Specifications
(VDDSYN = 3.0V to 3.6 V, VSS = VSSSYN = 0 V, TA = TL to TH)
Num 1
Characteristic PLL Reference Frequency Range: Crystal reference External reference Dual Controller (1:1 mode) System Frequency 1 System Clock Period Loss of Reference Frequency
3 4
Symbol
Min. Value 8 8 24 fico(min) ÷ 2RFD — 100 7.4 Vxtal + 0.4v ((VDDE5/2) + 0.4v)
Max. Value 20 20 fsys/2 fMAX 2 1 / fsys 1000 17.5 — —
Unit MHz
fref_crystal fref_ext fref_1:1 fsys tCYC fLOR fSCM VIHEXT VIHEXT
2 3 4 5 6
MHz ns kHz MHz V V
Self Clocked Mode (SCM) Frequency EXTAL Input High Voltage Crystal Mode 5
All other modes (Dual Controller (1:1), Bypass, External Reference) 7 EXTAL Input Low Voltage Crystal Mode 6 All other modes (Dual Controller (1:1), Bypass, External Reference) 8 9 10 11 12 13 14 15 16 17 18 19 XTAL Current 7 Total On-chip stray capacitance on XTAL Total On-chip stray capacitance on EXTAL Crystal manufacturer’s recommended capacitive load Discrete load capacitance to be connected to EXTAL Discrete load capacitance to be connected to XTAL PLL Lock Time9 Dual Controller (1:1) Clock Skew (between CLKOUT and EXTAL) 10, 11 Duty Cycle of reference Frequency un-LOCK Range Frequency LOCK Range CLKOUT Period Jitter, Measured at fSYS Max Peak-to-peak Jitter (Clock edge to clock edge) Long Term Jitter (Averaged over 2 ms interval)
12, 13
VILEXT VILEXT IXTAL CS_XTAL CS_EXTAL CL CL_EXTAL CL_XTAL tlpll tskew tdc fUL fLCK Cjitter
— — 0.8 — — See crystal specification — — — –2 40 – 4.0 – 2.0
Vxtal – 0.4v ((VDDE5/2) – 0.4v) 3 1.5 1.5 See crystal specification 2*CL – CS_EXTAL – CPCB_EXTAL8 2*CL – CS_XTAL – CPCB_XTAL8 750 2 60 4.0 2.0
V V mA pF pF pF pF pF µs ns % % fsys % fsys % fclkout
— —
5.0 .01
MPC5534 Microcontroller Data Sheet, Rev. 0 Freescale Semiconductor Preliminary—Subject to Change Without Notice 19
Electrical Characteristics
Table 12. HiP7 FMPLL Electrical Specifications (continued)
(VDDSYN = 3.0V to 3.6 V, VSS = VSSSYN = 0 V, TA = TL to TH) Num 20 21 22
1 2
Characteristic Frequency Modulation Range Limit 14 (fsysMax must not be exceeded) ICO Frequency. fico=[fref*(MFD+4)]/(PREDIV+1) 15 Predivider Output Frequency (to PLL)
Symbol Cmod fico fPREDIV
Min. Value 0.8 48 4
Max. Value 2.4 80 16 fMAX
Unit %fsys MHz MHz
All internal registers retain data at 0 Hz. Up to the maximum frequency rating of the device (see Table 1). 3 “Loss of Reference Frequency” is the reference frequency detected internally, which transitions the PLL into self clocked mode. 4 Self clocked mode (SCM) frequency is the frequency that the PLL operates at when the reference frequency falls below f LOR. This frequency is measured on the CLKOUT pin with the divider set to divide-by-2 of the system clock. NOTE: In SCM, the MFD and PREDIV have no effect and the RFD is bypassed. 5 This parameter is meant for those who do not use quartz crystals or resonators, but CAN osc, in crystal mode. In that case, Vextal – Vxtal >= 400mV criteria has to be met for oscillator’s comparator to produce output clock. 6 This parameter is meant for those who do not use quartz crystals or resonators, but CAN osc, in crystal mode. In that case, Vxtal – Vextal >= 400mV criteria has to be met for oscillator’s comparator to produce output clock. 7I xtal is the oscillator bias current out of the XTAL pin with both EXTAL and XTAL pins grounded. 8C PCB_EXTAL and CPCB_XTAL are the measured PCB stray capacitances on EXTAL and XTAL, respectively 9 This specification applies to the period required for the PLL to relock after changing the MFD frequency control bits in the synthesizer control register (SYNCR). From power up with crystal oscillator reference, the lock time will also include the crystal startup time. 10 PLL is operating in 1:1 PLL mode. 11 VDDE = 3.0 to 3.6V 12 Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f . sys Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via VDDSYN and VSSSYN and variation in crystal oscillator frequency increase the jitter percentage for a given interval. CLKOUT divider set to divide-by-2. 13 Values are with frequency modulation disabled. If frequency modulation is enabled, jitter is the sum of jitter + Cmod. 14 Modulation depth selected must not result in f sys value greater than the fsys maximum specified value. 15 f RFD) sys = fico / (2 16 Note that the ICO frequency may be higher than the maximum allowable system frequency, in that case, the FMPLL Synthesizer Control Register Reduced Frequency Divider (FMPLL_SYNCR[RFD]) must be set to divide by 2 (RFD=0b001). In other words, for a 40 MHz maximum device (system frequency), the FMPLL should be programmed to generate 80 MHz at the ICO output and then divided by 2 by the RFD to provide the 40 MHz system clock.
3.10
Num 1 2
eQADC Electrical Characteristics
Table 13. eQADC Conversion Specifications (Operating)
Characteristic ADC Clock (ADCLK) Conversion Cycles Differential Single Ended Stop Mode Recovery Time2 Frequency1 Symbol FADCLK CC 13+2 (or 15) 14+2 (or 16) TSR 10 13+128 (or 141) 14+128 (or 142) — Min 1 Max 12 Unit MHz ADCLK cycles µs
3
MPC5534 Microcontroller Data Sheet, Rev. 0 20 Preliminary—Subject to Change Without Notice Freescale Semiconductor
Electrical Characteristics
Table 13. eQADC Conversion Specifications (Operating) (continued)
Num 4 5 6 7 8 9 10 11 12 Resolution3 INL: 6 MHz ADC Clock INL: 12 MHz ADC Clock DNL: 6 MHz ADC Clock DNL: 12 MHz ADC Clock Offset Error with Calibration Full Scale Gain Error with Calibration Disruptive Input Injection Current 7, 8, 9, 10 Characteristic Symbol — INL6 INL12 DNL6 DNL12 OFFWC GAINWC IINJ EINJ Min 1.25 –4 –8 –3
4
Max — 4 8 3 6 4 8
4 4 5 6
Unit mV Counts3 Counts Counts Counts Counts Counts mA Counts
–6 4 –4 –8
5 6
–1 –4
1 4
Incremental Error due to injection current. All channels have same 10kΩ < Rs