0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
GS1540-CQR

GS1540-CQR

  • 厂商:

    GENNUM(升特)

  • 封装:

  • 描述:

    GS1540-CQR - HDTV Serial Digital Non-Equalizing Receiver - Gennum Corporation

  • 数据手册
  • 价格&库存
GS1540-CQR 数据手册
HD-LINX ™ GS1540 HDTV Serial Digital Non-Equalizing Receiver DATA SHEET FEATURES • SMPTE 292M compliant • 1.485 and 1.485/1.001Gb/s operation • integrated adjustment-free reclocker • 1:20 serial to parallel conversion • selectable reclocked serial output • reclocker BYPASS capability • LOCK detect • input jitter indicator (IJI) • 20 bit output • 74.25MHz or 74.25/1.001MHz clock output • Pb-free and Green • single +5.0V power supply • minimal component count for HD SDI receive solutions APPLICATIONS SMPTE 292M Serial Digital Interfaces for Production Switchers, Master Control Switchers, NLE's, and VTR's. ORDERING INFORMATION PART NUMBER GS1540-CQR GS1540-CQRE3 PACKAGE 128 pin MQFP 128 pin MQFP TEMPERATURE 0°C to 70°C 0°C to 70°C Pb-FREE AND GREEN No Yes DESCRIPTION The GS1540 is a high performance integrated Receiver designed for HDTV component signals, conforming to the SMPTE 292M standard. The GS1540 includes adjustmentfree clock and data recovery, and 1:20 serial to parallel conversion. The Clock and Data Recovery stage was designed to automatically recover the embedded clock signal and re-time the data from SMPTE 292M compliant digital video signals. There is also a selectable reclocked serial data buffer output and the ability to bypass the reclocker stage. A unique feature, Input Jitter Indicator (IJI), is included for robust system design. This feature is used to indicate excessive input jitter before the chip mutes the outputs. The Serial to Parallel conversion stage provides 1:20 S/P conversion. The GS1540 uses the GO1515 external VCO connected to the internal PLL circuitry to achieve ultra low noise PLL performance. GS1540 BUFFER1 DDI (opt) DDI_VTT DDI DDOint DDOint RECLOCKER CORE S/P CONVERTER DATA_OUT[19:0] PCLK_OUT BUFFER DDO DDO DDO_EN SIMPLIFIED BLOCK DIAGRAM Revision Date: June 2004 GENNUM CORPORATION P.O. Box 489, Stn. A, Burlington, Ontario, Canada L7R 3Y3 Tel. +1 (905) 632-2996 Fax. +1 (905) 632-5946 E-mail: info@gennum.com www.gennum.com Document No. 522 - 27 - 03 LBCONT GO1515 LFA LFS LFS PLCAP PLCAP IJI VCO CHARGE PUMP PHASE LOCK LOGIC PLL_LOCK GS1540 PHASE DETECTOR PCLK_OUT S/P CONVERTER CORE MUTE DATA_OUT[19:0] BYPASS MUX BUFFER DDO DDO BUFFER DDI (opt) DDI_VTT DDI RECLOCKER CORE BYPASS DDO_EN FUNCTIONAL BLOCK DIAGRAM ABSOLUTE MAXIMUM RATINGS TA = 25°C, unless otherwise indicated. PARAMETER Supply Voltage (VS) Input Voltage Range (any input) Operating Temperature Range Storage Temperature Range Power Dissipation (VCC = 5.25V) Lead Temperature (soldering 10 seconds) Input ESD Voltage Junction Temperature VALUE 5.5V VEE – 0.5 < VIN < VCC+ 0.5 0°C ≤ TA ≤ 70°C -40°C ≤ TS ≤ 150°C 1.85W 260°C 1000V 125°C 2 of 17 GENNUM CORPORATION 522 - 27 - 03 DC ELECTRICAL CHARACTERISTICS VCC = 5V, VEE = 0V, TA = 0°C to 70°C unless otherwise shown, Data Rate = 1.485Gb/s. PARAMETER Positive Supply Voltage Power Consumption Supply Current Output CM Voltage (DDO, DDO) Input DC Voltage (DDI, DDI) Serial Inputs (DDI, DDI) CONDITIONS Operating range VCC = 5; TA = 25°c VCC = 5 SYMBOL VCC PD IS VCM MIN 4.75 3.4 3.7 TYP 5.00 1050 180 3.9 4.0 - MAX 5.25 4.30 4.2 800 UNITS V mW mA V V mV TEST LEVEL 3 5 GS1540 1 5 1 3 internal bias voltage Differential mode TA = 25°C Common mode TA = 25°C VCM VSID 100 2.5+VSID/2 - VCC-VSID/2 V 3 High Level Input Voltage (BYPASS) Low Level Input Voltage (BYPASS) High Level Output Voltage (D[19:0], PCLK) Low Level Output Voltage (D[19:0], PCLK) High Level Output Voltage (PLL_LOCK) Low Level Output Voltage (PLL_LOCK) TEST LEVELS VCC = 5, TA = 25°C VCC = 5, TA = 25°C VCC = 5, ISOURCE =1.0mA VCC = 5, ISINK = 1.0mA VCC = 5, ISOURCE = 200µA VCC = 5, ISINK = 500µA VIH VIL VOH 2.0 2.4 - 0.8 3.0 V V V 3 3 1 VOL - - 0.4 V 1 VOH 2.4 3.0 - V 1 VOL - - 0.4 V 1 1. Production test at room temperature and nominal supply voltage with guardbands for supply and temperature ranges. 2. Production test at room temperature and nominal supply voltage with guardbands for supply and temperature ranges using correlated test. 3. Production test at room temperature and nominal supply voltage. 4. QA sample test. 5. Calculated result based on Level 1,2, or 3. 6. Not tested. Guaranteed by design simulations. 7. Not tested. Based on characterization of nominal parts. 8. Not tested. Based on existing design/characterization data of similar product. 9. Indirect test. 3 of 17 GENNUM CORPORATION 522 - 27 - 03 AC ELECTRICAL CHARACTERISTICS - RECLOCKER STAGE VCC = 5V, TA = 25°C PARAMETER Serial Input – Data Rate Serial Input – Jitter Tolerance Phase Lock Time - Asynchronous CONDITIONS SMPTE 292M Sinewave Modulation (p – p) Loop bandwidth approximately 1.4MHz @ 0.2 UI input jitter modulation (LBCONT floating). Loop bandwidth approximately 1.4MHz @ 0.2 UI input jitter modulation (LBCONT floating). Loop bandwidth approximately 1.4MHz @ 0.2 UI input jitter modulation (LBCONT floating). Loop bandwidth approximately 1.4MHz @ 0.2 UI input jitter modulation (LBCONT floating). SYMBOL BRSDI JTOL TALOCK MIN 1.485/1.001 - TYP 1.485 0.6 120 MAX 145 UNITS Gb/s UI ms TEST LEVEL 3 9 7 GS1540 Phase Lock Time - Synchronous TSLOCK - 2 3.2 µs 7 Carrier Detect Time - 12 14 ms 7 Phase Lock/Unlock Time (1nF PLCAP) 80 - - µs 7 Digital Data Output (DDO) – Signal Swing Digital Data Output (DDO) Rise and Fall Time Digital Data Output (DDO) – Rise and Fall Time Mismatch Digital Data Output (DDO) – Intrinsic Jitter Loop bandwidth Jitter peaking (RMS Jitter for clean PRN 223 – 1 input on DDI/DDI inputs) @ 0.2UI jitter modulation LBCONT floating VDDO tR-DDO, tFDDO 355 - 400 160 30 10 1.5 - 480 0.1 mV ps ps ps MHz dB 1 7 7 9 7 7 tIJ 1.2 1.4 - 4 of 17 GENNUM CORPORATION 522 - 27 - 03 AC ELECTRICAL CHARACTERISTICS - SERIAL TO PARALLEL STAGE VCC = 5V, TA = 25°C PARAMETER Parallel Output Clock Frequency Clock Pulse Width Low Clock Pulse Width High Output signal Rise/Fall time Output Signal Rise/Fall Time Matching Output Setup Time Output Hold Time TEST LEVELS CONDITIONS SMPTE 292M 15pF load 15pF load 15pF load 15pF load 15pF load 15pF load SYMBOL PCLK_OUT tPWL tPWH tr, tf trfm tOD tOH MIN 74.25/1.001 7 6 5 6.2 TYP 74.25 2.70 1.00 5.5 7.1 MAX 6.1 6.4 3.60 1.60 - UNITS MHz ns ns ns ns ns ns TEST LEVEL 3 7 7 7 7 7 7 GS1540 1. Production test at room temperature and nominal supply voltage with guardbands for supply and temperature ranges. 2. Production test at room temperature and nominal supply voltage with guardbands for supply and temperature ranges using correlated test. 3. Production test at room temperature and nominal supply voltage. 4. QA sample test. 5. Calculated result based on Level 1,2, or 3. 6. Not tested. Guaranteed by design simulations. 7. Not tested. Based on characterization of nominal parts. 8. Not tested. Based on existing design/characterization data of similar product. 9. Indirect test. 5 of 17 GENNUM CORPORATION 522 - 27 - 03 PIN CONNECTIONS DATA_OUT[19] DATA_OUT[18] DATA_OUT[17] DATA_OUT[16] DATA_OUT[15] DATA_OUT[14] NC NC DATA_OUT[13] DATA_OUT[12] DATA_OUT[11] DATA_OUT[10] NC NC DATA_OUT[9] DATA_OUT[8] DATA_OUT[7] DATA_OUT[6] DATA_OUT[5] DATA_OUT[4] DATA_OUT[3] DATA_OUT[2] DATA_OUT[1] DATA_OUT[0] NC NC 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 GS1540 NC NC NC NC NC NC NC LFA_VCC LFA LBCONT LFA_VEE DFT_VEE NC NC DM DM LFS NC NC NC LFS IJI NC NC VCO NC VCO NC PLCAP NC NC PLCAP NC PLL_LOCK NC NC NC NC 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 NC NC PCLK_VEE PCLK_VCC PCLK_OUT SP_VEE SP_VEE SP_VCC SP_VCC NC NC NC NC NC NC NC NC DDO_VCC DDO_EN DDO_VEE DDO DDO NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC GS1540 TOP VIEW 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 NC NC BYPASS DDI_VTT NC DDI DDI PD_VCC NC PDSUB_VEE PD_VEE NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC 6 of 17 GENNUM CORPORATION 522 - 27 - 03 PIN DESCRIPTIONS NUMBER 1, 2, 3, 4, 6, 5, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 22, 23, 24, 25, 26, 27, 28, 29, 37, 38, 39, 40, 51, 52, 57, 58, 65, 66, 67, 68, 69, 70, 71, 77, 78, 82, 83, 84, 87, 88, 90, 92, 94, 95, 97, 99, 100, 101, 102, 103, 104, 107, 111, 114, 115, 116, 117, 118, 119, 120, 121, 122, 123, 124, 125, 126, 127, 128 17, 18 SYMBOL NC LEVEL TYPE DESCRIPTION No Connect. Leave these pins floating. GS1540 DDO, DDO ECL/PECL compatible Output Digital Data Output. Differential serial outputs. 50Ω pull up resistors are included on chip. Note that these outputs are not cable drivers. Ensure that the trace length between the GS1540 and the GS1508 Cable driver is kept to a minimum and that a PCB trace characteristic impedance of 50Ω is maintained between the GS1508 and the GS1540. 50Ω end termination is recommended. 19 DDO_VEE DDO_EN Power Input Negative Supply. Most negative power supply connection for serial data output stage. Control Signal Input. Used to enable or disable the serial output stage. If a loop through function is not required, then this pin should be tied to the most positive power supply voltage. When DDO_EN is tied to the most negative power supply voltage, the DDO, DDO outputs are enabled. When DDO_EN is tied to the most positive power supply voltage, the DDO, DDO outputs are disabled. 20 Power Input 21 DDO_VCC SP_VCC SP_VEE PCLK_OUT Power Input Positive Supply. Most positive power supply connection for serial data output stage. Positive Supply. Most positive power supply connection for serial to parallel converter stage. Negative Supply. Most negative power supply connection for the parallel output stage. Output Clock. The device uses PCLK_OUT for clocking the output data stream from DATA_OUT[19:0]. This clock is also used to clock the data into the GS1500 HDTV Deformatter, or GS1510 HDTV Deformatter. Positive Supply. Most positive supply connection for parallel clock output stage. Negative Supply. Most negative power supply connection for parallel clock output stage. Parallel Data Output Bus. The device outputs a 20 bit parallel data stream running at 74.25 or 74.25/1.001MHz on DATA_OUT[19:0]. DATA_OUT[19] is the MSB and DATA_OUT[0] is the LSB. 30, 31 Power Input 32, 33 Power Input 34 TTL Output 35 PCLK_VCC PCLK_VEE DATA_OUT[19:0] Power Input 36 Power Input 41, 42, 43, 44, 45, 46, 47, 48, 49, 50, 53, 54, 55, 56, 59, 60, 61, 62, 63, 64 TTL Output 7 of 17 GENNUM CORPORATION 522 - 27 - 03 PIN DESCRIPTIONS (Continued) NUMBER 72 73 74 SYMBOL LFA_VCC LFA LBCONT LEVEL Power Analog Analog TYPE Input Output Input DESCRIPTION Positive Supply. Loop filter most positive power supply connection. Control Signal Output. Control voltage for GO1515 VCO. Control Signal Input. Used to provide electronic control of Loop Bandwidth. Negative Supply. Loop filter most negative power supply connection. Most negative power supply connection - enables the jitter demodulator functionality. This pin should be connected to ground. If left floating, the DM function is disabled resulting in a current saving of 340µA. Test Signal. Used for manufacturing test only. These pins must be floating for normal operation. 81, 85 86 LFS, LFS IJI Analog Analog Input Output Loop Filter Connections. Status Signal Output. Approximates the amount of excessive jitter on the incoming DDI and DDI input. Control Signal Input. Input pin is AC coupled to ground using a 50Ω transmission line. Control Signal Input. Voltage controlled oscillator input. This pin is connected to the output pin of the GO1515 VCO. This pin must be connected to the GO1515 VCO output pin via a 50Ω transmission line. 93, 96 98 PLCAP, PLCAP PLL_LOCK Analog TTL Input Output Control Signal Input. Phase lock detect time constant capacitor. Status Indicator Signal. This signal is a combination (logical AND) of the carrier detect and phase lock signals. When input is present and PLL is locked, the PLL_LOCK goes high and the outputs are valid. When the PLL_LOCK output is low the data output is muted (latched at the last state). PLL_LOCK is independent of the BYPASS signal. 105 BYPASS TTL Input Control Signal Input. Selectable input that controls whether the input signal is reclocked or passed through the chip. When BYPASS is high; the input signal is reclocked. When BYPASS is low; the input signal is passed through the chip and not reclocked. Muting does not effect bypassed signal. 106 DDI_VTT Analog Input Bias Input. Selectable input for interfacing standard ECL outputs requiring 50Ω pull down to VTT power supply for a seamless interface. See Typical Application Circuit for recommended circuit application. 108, 109 DDI, DDI Differential ECL/PECL Input Digital Data Input Signals. Digital input signals from a GS1504 Equalizer or HD crosspoint switch. Because of on chip 50Ω termination resistors, a PCB trace characteristic impedance of 50Ω is recommended. 110 PD_VCC PDSUB_VEE PD_VEE Power Positive Supply. Phase detector most positive power supply connection. Input Substrate Connection. Connect to phase detector’s most negative power supply. Negative Supply. Phase detector most negative power supply connection. GS1540 75 76 LFA_VEE DFT_VEE Power Power Input Input 79, 80 DM, DM Analog Output 89 VCO Analog Input 91 VCO Analog Input 112 Power 113 Power Input 8 of 17 GENNUM CORPORATION 522 - 27 - 03 INPUT/OUTPUT CIRCUITS PD_VCC 5k PD_VCC 20k PLCAP 20k 10k PLCAP GS1540 100µA PD_VEE DDI 50 DDI_VTT 50 DDI PD_VEE Fig. 1 DDI/DDI Input Circuit Fig. 4 PLCAP/PLCAP Output Circuit PD_VCC LFA_VCC 500 LFA 5k 5k 10k 10k 40 31p 5mA 100µA LFA_VEE PD_VEE VCO 40 VCO 50 Fig. 2 VCO/VCO Input Circuit Fig. 5 LFA Circuit PD_VCC 25k 10k DM 10k DM LFA_VCC LFS 85µA DFT_VEE 400µA LFA_VEE Fig. 3 DM/DM Output Circuit Fig. 6 LFS Output Circuit 9 of 17 GENNUM CORPORATION 522 - 27 - 03 LFA_VCC 10k 5k 16k PD_VCC GS1540 LFS 100µA 100µA 100µA 100µA 100µA LFA_VEE PD_VEE + V = 2.4V BYPASS Fig. 7 LFS Input Circuit Fig. 10 BYPASS Circuit PD_VCC 10k 20k LFA_VCC PLL_LOCK LBCONT 5k PD_VEE LFA_VEE Fig. 8 PLL_LOCK Output Circuit Fig. 11 LBCONT Circuit PD_VCC 10k IJI SP_VCC 5k VCC 30k A PD_VEE 100 D[19:0] 27k SP_VEE Fig. 9 IJI Output Circuit Fig. 12 D[19:0] Output Circuit 10 of 17 GENNUM CORPORATION 522 - 27 - 03 DETAILED DESCRIPTION The GS1540 is a single standard receiver for serial digital HDTV signals at 1.485Gb/s and 1.485/1.001Gb/s. UNIQUE SLEW PHASE LOCK LOOP (S-PLL): 100 PCLK 27k PCLK_VEE PCLK_VCC Fig. 13 PCLK Output Circuit A unique feature of the GS1540 is the innovative slew phase lock loop (S-PLL). When a step phase change is applied to the PLL, the output phase gains constant rate of change with respect to time. This behaviour is termed slew. Figure 16 shows an example of input and output phase variation over time for slew and linear (conventional) PLLs. Since the slewing is a nonlinear behavior, the small signal analysis cannot be done in the same way as the standard PLL. However, it is still possible to plot input jitter transfer characteristics at a constant input jitter modulation. GS1540 0.2 PHASE (UI) INPUT 0.1 OUTPUT DDO_VCC DDO_EN 20k 0.0 SLEW PLL RESPONSE 2k DDO_VEE PHASE (UI) 0.2 INPUT 0.1 OUTPUT Fig. 14 DDO_EN Circuit 0.0 LINEAR (CONVENTIONAL) PLL RESPONSE Fig. 16 PLL Characteristics zDDO_VCC 50 50 DDO DDO Slew PLLs offer several advantages such as excellent noise immunity. Because of the infinite bandwidth for an infinitely small input jitter modulation (or jitter introduced by VCO), the loop corrects for that immediately thus the small signal noise of the VCO is cancelled. The GS1540 uses a very clean, external VCO called the GO1515 (refer to the GO1515 Data Sheet for details). In addition, the bi-level digital phase detector provides constant loop bandwidth that is predominantly independent of the data transition density. The loop bandwidth of a conventional tri-stable charge pump drops with reducing data transitions. During pathological signals, the data transition density reduces from 0.5 to 0.05, but the slew PLL’s performance essentially remains unchanged. DDO_VEE Fig. 15 Serial (DDO) Output Stage Circuit 11 of 17 GENNUM CORPORATION 522 - 27 - 03 Because most of the PLL circuitry is digital, it is more like other digital systems which are generally more robust than their analog counterparts. Additionally, signals like DM/DM which represent the internal functionality can be generated without adding additional artifacts. Thus, system debugging is also possible with these features. The complete slew PLL is made up of several blocks including the phase detector, the charge pump and an external Voltage Controlled Oscillator (VCO). DIGITAL INPUT BUFFER CHARGE PUMP The input buffer is a self-biased circuit. On-chip 50Ω termination resistors provide a seamless interface for other HD-LINX™ products such as the GS1504 Adaptive Cable Equalizer. PHASE DETECTOR The phase detector portion of the slew PLL used in the GS1540 is a bi-level digital phase detector. It indicates whether the data transition occurred before or after with respect to the falling edge of the internal clock. When the phase detector is locked, the data transition edges are aligned to the falling edge of the clock. The input data is then sampled by the rising edge of the clock, as shown in Figure 17. In this manner, the allowed input jitter is 1UI p-p in an ideal situation. However, due to setup and hold time, the GS1540 typically achieves 0.5UI p-p input jitter tolerance without causing any errors in this block. When the signal is locked to the internal clock, the control output from the phase detector is refreshed at the transition of each rising edge of the data input. During this time, the phase of the clock drifts in one direction. PHASE ALIGNMENT EDGE IN-PHASE CLOCK RE-TIMING EDGE The charge pump in a slew PLL is different from the charge pump in a linear PLL. There are two main functions of the charge pump. One function is to hold the frequency information of the input data. This information is held by CCP1, which is connected between LFS and LFS. The other capacitor, CCP2 between LFS and LFA_GND is used to remove common mode noise. Both CCP1 and CCP2 should be the same value. The second function of the charge pump is to provide a binary control voltage to the VCO depending upon the phase detector output. The output pin, LFA controls the VCO. Internally there is a 500Ω pull-up resistor, which is driven with a 100µA current called ΙP. Another analog current ΙF, with 5mA maximum drive proportional to the voltage across the CCP1, is applied at the same node. The voltage at the LFA node is VLFA_VCC - 500(ΙP+ΙF) at any time. Because of the integrator, ΙF changes very slowly whereas ΙP could change at the positive edge of the data transition as often as a clock period. In the locked position, the average voltage at the LFA (VLFA_VCC – 500(ΙP/2+ΙF) is such that VCO generates frequency ƒ, equal to the data rate clock frequency. Since ΙP is changing all the time between 0A and 100µA, there will be two levels generated at the LFA output. VCO GS1540 The GO1515 is an external hybrid VCO, which has a centre frequency of 1.485GHz and is also guaranteed to provide 1.485/1.001GHz within the control voltage (3.1V – 4.65V) of the GS1540 over process, power supply and temperature. The GO1515 is a very clean frequency source and, because of the internal high Q resonator, it is an order of magnitude more immune to external noise as compared to on-chip VCOs. The VCO gain, Kƒ, is nominally 16MHz/V. The control voltage around the average LFA voltage will be 500 x ΙP/2. This will produce two frequencies off from the centre by ƒ=Kƒ x 500 x ΙP/2. LBCONT 0.5UI INPUT DATA WITH JITTER OUTPUT DATA Fig. 17 Phase Detector Characteristics During pathological signals, the amount of jitter that the phase detector will add can be calculated. By choosing the proper loop bandwidth, the amount of phase detector induced jitter can also be limited. Typically, for a 1.41MHz loop bandwidth at 0.2UI input jitter modulation, the phase detector induced jitter is about 0.015UIp-p. This is not very significant, even for the pathological signals. The LBCONT pin is used to adjust the loop bandwidth by externally changing the internal charge pump current. For maximum loop bandwidth, connect LBCONT to the most positive power supply. For medium loop bandwidth, connect LBCONT through a pull-up resistor (RPULL-UP). For low loop bandwidth, leave LBCONT floating. The formula below shows the loop bandwidth for various configurations. ( 25k Ω + R PULL – UP ) LBW = LBW NOMINAL × ----------------------------------------------------( 5k Ω + R PULL – UP ) where LBW nominal is the loop bandwidth when LBCONT is left floating. 12 of 17 GENNUM CORPORATION 522 - 27 - 03 LOOP BANDWIDTH OPTIMIZATION INPUT JITTER INDICATOR (IJI) Since the feed back loop has only digital circuits, the small signal analysis does not apply to the system. The effective loop bandwidth scales with the amount of input jitter modulation index. PHASE LOCK The phase lock circuit is used to determine the phase locked condition. It is done by generating a quadrature clock by delaying the in-phase clock (the clock whose falling edge is aligned to the data transition) by 166ps (0.25UI at 1.5GHz) with the tolerance of 0.05UI. When the PLL is locked, the falling edge of the in-phase clock is aligned with the data edges as shown in Figure 18. The quadrature clock is in a logic high state in the vicinity of input data transitions. The quadrature clock is sampled and latched by positive edges of the data transitions. The generated signal is low pass filtered with an RC network. The R is an on-chip 20kΩ resistor and CPL is an external capacitor (recommended value 10nF). The time constant is about 67µs, or more than a video line. PHASE ALIGNMENT EDGE IN-PHASE CLOCK RE-TIMING EDGE This signal indicates the amount of excessive jitter (beyond the quadrature clock window 0.5UI), which occurs beyond the quadrature clock window (see Figure 18). All the input data transitions occurring outside the quadrature clock window, will be captured and filtered by the low pass filter as mentioned in the Phase Lock section. The running time average of the ratio of the transitions inside the quadrature clock and outside the quadrature is available at the PLCAP/PLCAP pins. A signal, IJI, which is the buffered signal available at the PLCAP is provided so that loading does not effect the filter circuit. The signal at IJI is referenced with the power supply such that the factor VIJI /V CC is a constant over process and power supply for a given input jitter modulation. The IJI signal has 10kΩ output impedance. Figure 19 shows the relationship of the IJI signal with respect to the sine wave modulated input jitter. GS1540 P-P SINE WAVE JITTER IN UI 0.00 0.15 0.30 0.39 0.45 IJI VOLTAGE 4.75 4.75 4.75 4.70 4.60 4.50 4.40 4.30 4.20 4.10 3.95 0.5UI INPUT DATA WITH JITTER 0.25UI 0.48 0.52 0.55 0.58 QUADERATURE CLOCK 0.60 0.63 PLCAP SIGNAL 5.0 PLCAP SIGNAL 4.8 4.6 4.4 4.2 4.0 3.8 3.6 Fig. 18 PLL Circuit Principles If the signal is not locked, the data transition phase could be anywhere with respect to the internal clock or the quadrature clock. In this case, the normalized filtered sample of the quadrature clock will be 0.5. When VCO is locked to the incoming data, data will only sample the quadrature clock when it is logic high. The normalized filtered sample quadrature clock will be 1.0. We chose a threshold of 0.66 to generate the phase lock signal. Because the threshold is lower than 1, it allows jitter to be greater than 0.5UI before the phase lock circuit reads it as “not phase locked”. IJI SIGNAL (V) 0.00 0.20 0.40 0.60 0.80 INPUT JITTER (UI) Fig. 19 Input Jitter Indicator (Typical at TA = 25°C) 13 of 17 GENNUM CORPORATION 522 - 27 - 03 JITTER DEMODULATION (DM) LOCK LOGIC The differential jitter demodulation (DM) signal is available at the DM and DM pins. This signal is the phase correction signal of the PLL loop, which is amplified and buffered. If the input jitter is modulated, the PLL tracks the jitter if it is within loop bandwidth. To track the input jitter, the VCO has to be adjusted by the phase detector via the charge pump. Thus, the signal which controls the VCO contains the information of the input jitter modulation. The jitter demodulation signal is only valid if the input jitter is less than 0.5UIp-p. The DM/DM signals have 10kΩ output impedance, which could be low pass filtered with appropriate capacitors to eliminate high frequency noise. DFT_VEE should be connected to GND to activate DM/DM signals. The DM signals can be used as diagnostic tools. Assume there is an HDTV SDI source, which contains excessive noise during the horizontal blanking because of the transient current flowing in the power supply. In order to discover the source of the noise, one could probe around the source board with a low frequency oscilloscope (Bandwidth < 20MHz) that is triggered with an appropriately filtered DM/DM signal. The true cause of the modulation will be synchronous and will appear as a stationary signal with respect to the DM/DM signal. Figure 20 shows an example of such a situation. An HDTV SDI signal is modulated with a modulation signal causing about 0.2UI jitter in Figure 20 (Channel 1). The GS1540 receives this signal and locks to it. Figure 20 (Channel 2) shows the DM signal. Notice the wave shape of the DM signal, which is synchronous to the modulating signal. The DM/DM signal could also be used to compare the output jitter of the HDTV signal source. Logic is used to produce the PLL_LOCK signal which is based on the LFS signal and phase lock signal. When there is not any data input, the integrator will charge and eventually saturate at either end. By sensing the saturation of the integrator, it is determined that no data is present. If either data is not present or phase lock is low, the lock signal is made low. Logic signals are used to acquire the frequency by sweeping the integrator. Injecting a current into the summing node of the integrator achieves the sweep. The sweep is disabled once phase lock is asserted. The direction of the sweep is also changed once LFS saturates at either end. BYPASS GS1540 The BYPASS block bypasses the reclocked/mute path of the data whenever a logic low input is applied to the BYPASS input. In the bypass mode, the mute does not have any effect on the outputs. Also, the internal PLL still locks to a valid HDTV signal and shows PLL_LOCK. SERIAL OUTPUT STAGE The serial output (DDO, DDO) signals have a nominal voltage of 400mVpp differential, or 200mVpp single ended when terminated with 50Ω. DDO_EN The DDO_EN enables or disables the serial output driver. To disable the driver, tie DDO_EN to VCC. To enable the driver, tie DDO_EN to VEE. When disabled, the supply current is reduced by approximately 10mA. SERIAL TO PARALLEL CONVERTER The high-speed serial to parallel converter accepts differential clock and data signals from the reclocker core. The S/P core converts this serial output into a 20-bit wide data stream (D[19:0]). Note that this data stream is not word aligned or descrambled. It also provides a parallel clock, which is 1/20th the serial clock rate (PCLK_OUT). The outputs of the S/P block are TTL compatible. When the PLL loses lock, the parallel clock continues to freewheel. The parallel clock and data outputs were designed for seamless interfaces to the GS1500 and GS1510 deformatters. Fig. 20 Jitter Demodulation Signal 14 of 17 GENNUM CORPORATION 522 - 27 - 03 VCC VCC 0Ω VCO LFA 92 91 nc 70 nc 69 nc 68 nc 67 nc 102 nc 101 nc 100 nc nc 88 nc 87 VCO PLCAP 96 nc 95 nc 94 93 PLCAP nc 90 VCO 89 IJI 86 LFS 85 84 nc LFS nc 83 nc 82 81 nc 66 nc 65 DM 80 79 DM nc 78 nc 77 DFT_VEE 76 LFA_VEE 75 LBCONT 74 nc 99 98 PLL_LOCK nc 97 LFA 73 LFA_VCC 72 nc 71 J6 0Ω C60 10µ C59 100n VCC VCC VCC DDO_EN DDO_VCC 123 nc 124 nc 125 nc 126 nc 127 nc 128 nc 1 nc 2 nc 3 nc 4 nc 5 nc VCC nc nc nc nc 25 nc 26 nc 27 28 nc 29 nc 30 31 SP_V CC 32 SP_V EE SP_VCC 6 nc 7 nc 8 nc 9 nc 10 nc 11 nc 12 nc 13 nc 14 nc 15 nc 16 nc 17 DDO 18 DDO 19 DDO_V EE 20 21 22 23 VCC DDO_EN 24 VCC C24 + 4µ7 + C23 J4 4µ7 J7 33 SP_V EE 34 PCLK_OUT 35 PCLK_VCC 36 PCLK_V EE VCC PCLK All resistors in ohms, all capacitors in farads, unless otherwise shown. 37 nc 38 nc GS1540 GENNUM CORPORATION C27 C26 1µ 1µ 10n 10n PLL_LOCK C28 + C34 + C29 10n C30 V C35 CC 10n C31 10n C65 10n 10n (110/112) (19/21) (30-31/32-33) (35/36) D19 D18 D19 64 D18 63 D17 D16 D15 62 61 60 VCC C25 C64 10µ C61 100n R116 L11 10n C32 4µ7 BYPASS 103 nc 104 nc 105 BYPASS D17 D16 D15 D14 Note that these outputs are not cable drivers 4µ7 J5 C33 59 D14 nc 58 nc 57 D13 D12 D11 GS1540 MAIN POWER PLANE 56 D13 D12 55 D11 54 D10 53 nc 52 C52 100n C49 10µ R19 L8 C51 10µ C50 0Ω 106 DDI_V TT 107 nc 108 DDI 109 DDI 110 PD_V CC 111 nc 112 PDSUB_VEE 113 PD_V EE 114 nc 115 nc VCO POWER PLANE TYPICAL APPLICATION CIRCUIT 15 of 17 116 nc 117 nc 118 nc 119 nc 120 nc 121 nc 122 nc DIGITAL POWER PLANE D10 D9 D8 D7 D6 D5 D4 D3 nc 51 D9 50 49 D8 48 D7 47 D6 46 D5 45 D4 D3 44 D2 D1 100n 43 42 D0 nc 40 nc 39 41 D2 D1 D0 522 - 27 - 03 TYPICAL APPLICATION CIRCUIT (continued) GO1515 VCO LFA POWER CONNECT C43 VCC 100n C42 + 10µ VCC 3 VCC + C41 10µ C44 GS1540 2 4 VCTR 1 100n GND U2 GND GO1515 GND 8 GS1540 LOCK DETECT VCC R27 R26 Q3 LED3 150 6 GND 5 O/P 7 nc VCO PLL_LOCK 22k GS1540 CONFIGURATION JUMPERS VCC VCC BYPASS DDO_EN All resistors in ohms, all capacitors in farads, unless otherwise shown. APPLICATION INFORMATION Please refer to the EBHDRX evaluation board documentation for more detailed application and circuit information on using the GS1540 with the GS1500 and GS1510 Deformatters. 16 of 17 GENNUM CORPORATION 522 - 27 - 03 PACKAGE DIMENSIONS 23.20 ±0.25 20.0 ±0.10 18.50 REF GS1540 12 TYP 12.50 REF 17.20 ±0.25 0.75 MIN 0 -7 0.30 MAX RADIUS 14.0 ±0.10 0-7 0.13 MIN. RADIUS 1.6 REF 3.00 MAX 128 pin MQFP All dimensions are in millimetres. 0.88 ±0.15 0.50 BSC 0.27 ±0.08 2.80 ±0.25 CAUTION ELECTROSTATIC SENSITIVE DEVICES DO NOT OPEN PACKAGES OR HANDLE EXCEPT AT A STATIC-FREE WORKSTATION DOCUMENT IDENTIFICATION PRELIMINARY DATA SHEET The product is in a preproduction phase and specifications are subject to change without notice. REVISION NOTES: Added lead-free and green information. For latest product information, visit www.gennum.com GENNUM CORPORATION MAILING ADDRESS: P.O. Box 489, Stn. A, Burlington, Ontario, Canada L7R 3Y3 Tel. +1 (905) 632-2996 Fax. +1 (905) 632-5946 SHIPPING ADDRESS: 970 Fraser Drive, Burlington, Ontario, Canada L7L 5P5 GENNUM JAPAN CORPORATION Shinjuku Green Tower Building 27F 6-14-1, Nishi Shinjuku Shinjuku-ku, Tokyo 160-0023 Japan Tel: +81 (03) 3349-5501 Fax: +81 (03) 3349-5505 GENNUM UK LIMITED 25 Long Garden Walk, Farnham, Surrey, England GU9 7HX Tel. +44 (0)1252 747 000 Fax +44 (0)1252 726 523 Gennum Corporation assumes no responsibility for the use of any circuits described herein and makes no representations that they are free from patent infringement. © Copyright May 2000 Gennum Corporation. All rights reserved. Printed in Canada. 17 of 17 522 - 27 - 03
GS1540-CQR 价格&库存

很抱歉,暂时无法提供与“GS1540-CQR”相匹配的价格&库存,您可以联系我们找货

免费人工找货