0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
HMD16M32M8G-5

HMD16M32M8G-5

  • 厂商:

    HANBIT

  • 封装:

  • 描述:

    HMD16M32M8G-5 - 64Mbyte(16Mx32) 72-pin FP Mode 4K Ref. SIMM Design 5V - Hanbit Electronics Co.,Ltd

  • 数据手册
  • 价格&库存
HMD16M32M8G-5 数据手册
HANBit HMD16M32M8G 64Mbyte(16Mx32) 72-pin FP Mode 4K Ref. SIMM Design 5V Part No. HMD16M32M8G GENERAL DESCRIPTION The HMD16M32M8G is a 16Mbit x 32 dynamic RAM high-density memory module. The module consists of eight CMOS 16M x 4bit DRAMs in 32-pin TSOPII packages mounted on a 72-pin, double-sided, FR-4-printed circuit board. A 0.1uF decoupling capacitor is mounted on the printed circuit board for each DRAM components. The module is a Single In-line Memory Module with edge connections and is intended for mounting in to 72-pin edge connector sockets. All module components may be powered from a single 5V DC power supply and all inputs and outputs are TTL-compatible. PIN ASSIGNMENT FEATURES wHMD16M32M8G: 4K Cycles/64ms Refresh Gold w Access times : 50, 60ns w High-density 64MByte design w Single + 5V ±0.5V power supply w JEDEC standard pinout w FP(Fast Page) mode operation w TTL compatible inputs and outputs w FR4-PCB design PIN SYMBOL PIN SYMBOL PIN SYMBOL PIN SYMBOL 1 2 3 4 5 6 7 8 9 10 11 -5 -6 M 12 13 14 15 16 17 18 tRC 90ns 110ns Vss DQ0 DQ16 DQ1 DQ17 DQ2 DQ18 DQ3 DQ19 Vcc NC A0 A1 A2 A3 A4 A5 A6 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 A10 DQ4 DQ20 DQ5 DQ21 DQ6 DQ22 DQ7 DQ23 A7 A11 Vcc A8 A9 NC /RAS2 NC NC 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 NC NC Vss /CAS0 /CAS2 /CAS3 /CAS1 /RAS0 NC NC /W NC DQ8 DQ24 DQ9 DQ25 DQ10 DQ26 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 DQ11 DQ27 DQ12 DQ28 Vcc DQ29 DQ13 DQ30 DQ14 DQ31 DQ15 NC PD1 PD2 PD3 PD4 NC Vss OPTIONS w Timing 50ns access 60ns access w Packages 72-pin SIMM MARKING PERFORMANCE RANGE SPEED -5 -6 tRAC 50ns 60ns tCAC 13ns 15ns wPART IDENTIFICATION PRESENCE DETECT PINS PD1 PD2 PD3 PD4 50ns Vss NC Vss Vss 60ns Vss NC NC NC URL: www.hbe.co.kr REV. 1.0 (August. 2002) 1 HANBit Electronics Co.,Ltd. HANBit FUNCTIONAL BLOCK DIAGRAM HMD16M32M8G /CAS0 /RAS0 CAS RAS OE W U0 A0-A11 DQ0 DQ1 DQ2 DQ3 DQ0-DQ3 CAS RAS OE W U1 A0-A11 DQ0 DQ1 DQ2 DQ3 DQ4-DQ7 /CAS1 CAS RAS OE W U2 A0-A11 DQ0 DQ1 DQ2 DQ3 DQ8-DQ11 CAS RAS OE W U3 A0-A11 DQ0 DQ1 DQ2 DQ3 DQ12-DQ15 /CAS2 /RAS2 CAS RAS OE W U4 A0-A11 DQ0 DQ1 DQ2 DQ3 DQ16-DQ19 CAS RAS OE W U5 A0-A11 DQ0 DQ1 DQ2 DQ3 DQ20-DQ23 /CAS3 CAS RAS OE W U6 A0-A11 DQ0 DQ1 DQ2 DQ3 DQ24-DQ27 CAS RAS OE W U7 A0-A11 DQ0 DQ1 DQ2 DQ3 DQ28-DQ31 /W A0-A11 Vcc 0.1uF or 0.22uF Capacitor for each DRAM To all DRAMs Vss URL: www.hbe.co.kr REV. 1.0 (August. 2002) 2 HANBit Electronics Co.,Ltd. HANBit ABSOLUTE MAXIMUM RATINGS PARAMETER Voltage on Any Pin Relative to Vss Voltage on Vcc Supply Relative to Vss Power Dissipation Storage Temperature SYMBOL VIN ,OUT Vcc PD TSTG HMD16M32M8G RATING -1V to 7.0V -1V to 7.0V 6W -55oC to 150oC Short Circuit Output Current IOS 50mA w Permanent device damage may occur if " Absolute Maximum Ratings" are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. RECOMMENDED DC OPERATING CONDITIONS ( Voltage reference to VSS, TA=0 to 70 o C ) PARAMETER Supply Voltage Ground Input High Voltage Input Low Voltage SYMBOL Vcc Vss VIH VIL MIN 4.5 0 2.4 -1.0 TYP. 5.0 0 MAX 5.5 0 Vcc+1 0.8 UNIT V V V V DC AND OPERATING CHARACTERISTICS SYMBOL ICC1 -6 ICC2 -5 ICC3 -6 -5 ICC4 -6 ICC5 -5 ICC6 -6 Il(L) IO(L) VOH VOL -60 -5 2.4 800 5 5 0.4 MA µA µA V V 560 8 880 MA MA MA 800 720 MA MA 800 16 880 MA MA MA SPEED -5 MIN MAX 880 UNITS MA URL: www.hbe.co.kr REV. 1.0 (August. 2002) 3 HANBit Electronics Co.,Ltd. HANBit ICC1 : Operating Current * (/RAS , /CAS , Address cycling @t RC=min.) ICC2 : Standby Current ( /RAS=/CAS=VIH ) ICC3 : /RAS Only Refresh Current * ( /CAS=V IH, /RAS, Address cycling @tRC=min ) ICC4 : Fast Page Mode Current * (/RAS=VIL, /CAS, Address cycling @tPC=min ) ICC5 : Standby Current (/RAS=/CAS=Vcc-0.2V ) ICC6 : /CAS-Before-/RAS Refresh Current * (/RAS and /CAS cycling @t RC=min ) IIL : Input Leakage Current (Any input 0V ≤ VIN ≤ 6.5V, all other pins not under test = 0V) IOL : Output Leakage Current (Data out is disabled, 0V ≤ VOUT ≤ 5.5V VOH : Output High Voltage Level (IOH= -5mA ) VOL : Output Low Voltage Level (IOL = 4.2mA ) HMD16M32M8G * NOTE: ICC1, ICC3, ICC4 and ICC6 are dependent on output loading and cycle rates. Specified values are obtained with the output open. ICC is specified as an average current. In ICC1 and ICC3, address cad be changed maximum once while /RAS=VIL. In ICC4, address can be changed maximum once within one page mode cycle. CAPACITANCE ( TA=25 C, Vcc = 5V, f = 1Mz ) SYMBOL CIN1 C IN2 CIN3 CIN4 CDQ1 o o DESCRIPTION Input Capacitance (A0-A11) Input Capacitance (/W) Input Capacitance (/RAS0) Input Capacitance (/CAS0-/CAS3) Input/Output Capacitance (DQ0-31) MIN - MAX 40 56 58 54 57 UNITS pF pF pF pF pF AC CHARACTERISTICS ( 0 C ≤ TA ≤ 70oC , Vcc = 5V±10%, See notes 1,2.) -5 -6 UNIT MIN MAX MIN 110 50 13 25 0 0 3 30 50 13 50 13 20 15 10K 37 25 10K 13 50 0 0 3 40 60 15 60 15 20 15 10K 45 30 10K 15 50 60 15 30 MAX ns ns ns ns ns ns ns ns ns ns ns ns ns ns 90 PARAMETER Random read or write cycle time Access time from /RAS Access time from /CAS Access time from column address /CAS to output in Low-Z Output buffer turn-off delay Transition time (rise and fall) /RAS precharge time /RAS pulse width /RAS hold time /CAS hold time /CAS pulse width /RAS to /CAS delay time /RAS to column address delay time URL: www.hbe.co.kr REV. 1.0 (August. 2002) SYMBOL tRC tRAC tCAC tAA tCLZ tOFF tT tRP tRAS tRSH tCSH tCAS tRCD tRAD 4 HANBit Electronics Co.,Ltd. HANBit /CAS to /RAS precharge time Row address set-up time Row address hold time Column address set-up time Column address hold time Column address hold referenced to /RAS Column Address to /RAS lead time Read command set-up time Read command hold referenced to /CAS Read command hold referenced to /RAS Write command hold time Write command hold referenced to /RAS Write command pulse width Write command to /RAS lead time Write command to /CAS lead time Data-in set-up time Data-in hold time Data-in hold referenced to /RAS Refresh period Write command set-up time /CAS setup time (C-B-R refresh) /CAS hold time (C-B-R refresh) /RAS precharge to /CAS hold time Access time from /CAS precharge Fast page mode cycle time /CAS precharge time (Fast page) /RAS pulse width (Fast page ) /W to /RAS precharge time (C-B-R refresh) /W to /RAS hold time (C-B-R refresh) /CAS precharge(C-B-R counter test) NOTES tCRP tASR tRAH tASC tCAH tAR tRAL tRCS tRCH tRRH tWCH tWCR tWP tRWL tCWL tDS tDH tDHR tREF tWCS tCSR tCHR tRPC tCPA tPC tCP tRASP tWRP tWRH tCPT 40 10 60 10 10 20 100K 0 10 15 5 35 5 0 10 0 10 50 25 0 0 0 10 50 10 13 13 0 10 50 16 HMD16M32M8G 5 0 10 0 10 55 30 0 0 0 10 55 10 15 15 0 10 55 16 0 10 15 5 40 45 10 70 10 10 30 100K ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 1.An initial pause of 200µs is required after power-up followed by any 8 /RAS-only or /CAS-before-/RAS refresh cycles before proper device operation is achieved. 2.VIH (min) and VIL (max) are reference levels for measuring timing of input signals. Transition times are measured between VIH(min) and VIL(max) and are assumed to be 5ns for all inputs. 3.Measured with a load equivalent to 1TTL loads and 100pF 4.Operation within the tRCD(max) limit insures that tRAC(max) can be met. tRCD(max) is specified as a reference point only. If tRCD is greater than the specified tRCD(max) limit, then access time is controlled exclusively by t CAC. 5.Assumes that tRCD ≥ tRCD(max) URL: www.hbe.co.kr REV. 1.0 (August. 2002) 5 HANBit Electronics Co.,Ltd. HANBit 6. tAR, tWCR, tDHR are referenced to tRAD(max) HMD16M32M8G 7.This parameter defines the time at which the output achieves the open circuit condition and is not referenced to V OH or VOL. 8. tWCS, tRWD, tCWD and tAWD are non restrictive operating parameter. They are included in the data sheet as electrical characteristic only. If t WCS ≥ tWCS(min) the cycle is an early write cycle and the data out pin will remain high impedance for the duration of the cycle. 9. Either tRCH or tRRH must be satisfied for a read cycle. 10. These parameters are referenced to the /CAS leading edge in early write cycles and to the /W leading edge in readwrite cycles. 11. Operation within the tRAD(max) limit insures that tRAC(max) can be met. tRAD(max) is specified as a reference point only. If tRAD is greater than the specified tRAD(max) limit. then access time is controlled by tAA. Timing Diagrams TIMING WAVEFORM OF READ CYCLE URL: www.hbe.co.kr REV. 1.0 (August. 2002) 6 HANBit Electronics Co.,Ltd. HANBit TIMING WAVEFORM OF WRITE CYCLE (EARLY WRITE) HMD16M32M8G URL: www.hbe.co.kr REV. 1.0 (August. 2002) 7 HANBit Electronics Co.,Ltd. HANBit WRITE CYCLE (/OE CONTROLLED WRITE) Note: Dout=open HMD16M32M8G URL: www.hbe.co.kr REV. 1.0 (August. 2002) 8 HANBit Electronics Co.,Ltd. HANBit /CAS-BEFORE-/RAS REFRESH COUNTER TEST CYCLE HMD16M32M8G URL: www.hbe.co.kr REV. 1.0 (August. 2002) 9 HANBit Electronics Co.,Ltd. HANBit PACKAGING INFORMATION SIMM Design 107.95 mm 3.38 mm R 1.57 mm HMD16M32M8G 101.19 3.18mmDIA 0.51mm 20.00 mm 6.35 2.03 10.16 mm 1 72 6.35 mm 1.02 mm 6.35 mm 95.25 mm 1.27 mm 3.34 mm 0.25mm 2.54 mm MIN Gold : 1.04±0.10 mm 1.27±10% 1.27 Solder:0.914±0.10mm ORDERING INFORMATION Part Number Density Org. Package Component Number 8EA 8EA Vcc MODE SPEED HMD16M32M8G-5 HMD16M32M8G-6 64Byte 64Byte x 32 x 32 72 Pin-SIMM 72 Pin-SIMM 5V 5V FPM FPM 50ns 60ns URL: www.hbe.co.kr REV. 1.0 (August. 2002) 10 HANBit Electronics Co.,Ltd.
HMD16M32M8G-5 价格&库存

很抱歉,暂时无法提供与“HMD16M32M8G-5”相匹配的价格&库存,您可以联系我们找货

免费人工找货