0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
HMN5128JV-85

HMN5128JV-85

  • 厂商:

    HANBIT

  • 封装:

  • 描述:

    HMN5128JV-85 - Non-Volatile SRAM MODULE 4Mbit (512K x 8-Bit),34Pin-JLCC, 3.3V - Hanbit Electronics C...

  • 详情介绍
  • 数据手册
  • 价格&库存
HMN5128JV-85 数据手册
HANBit HMN5128JV Non-Volatile SRAM MODULE 4Mbit (512K x 8-Bit),34Pin-JLCC, 3.3V Part No. HMN5128JV GENERAL DESCRIPTION The HMN5128JV Nonvolatile SRAM is a 4,194,304-bit static RAM organized as 524,288 bytes by 8 bits. The HMN5128JV has a self-contained lithium energy source provide reliable non-volatility coupled with the unlimited write cycles of standard SRAM and integral control circuitry which constantly monitors the single 3.3V supply for an out-oftolerance condition. When such a condition occurs, the lithium energy source is automatically switched on to sustain the memory until after Vcc returns valid and write protection is unconditionally enabled to prevent garbled data. In addition the SRAM is unconditionally write-protected to prevent an inadvertent write operation. At this time the integral energy source is switched on to sustain the memory until after VCC returns valid. The HMN5128JV uses extremely low standby current CMOS SRAM’s, coupled with small lithium coin cells to provide nonvolatility without long write-cycle times and the write-cycle limitations associated with EEPROM. FEATURES w Access time : 70, 85 ns w High-density design : 4Mbit Design w Battery internally isolated until power is applied w Industry-standard 34-pin 512K x 8 pinout w Unlimited write cycles w Data retention in the absence of VCC w 10-years minimum data retention in absence of power w Automatic write-protection during power-up/power-down cycles w Data is automatically protected during power loss w Conventional SRAM operation; unlimited write cycles /BL A(15) A(16) /RST VCC /WE /OE /CE D(7) D(6) D(5) D(4) D(3) D(2) D(1) D(0) VSS 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 PIN ASSIGNMENT 34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 A(18) A(17) A(14) A(13) A(12) A(11) A(10) A(9) A(8) A(7) A(6) A(5) A(4) A(3) A(2) A(1) A(0) JLCC TOP VIEW OPTIONS w Timing 70 ns 85 ns -70 -85 MARKING 34-pin Encapsulated Package URL:www.hbe.co.kr Rev.0.0 (FEBRUARY/ 2002) 1 HANBit Electronics Co.,Ltd. HANBit HMN5128JV FUNCTIONAL DESCRIPTION The HMN5128JV executes a read cycle whenever /WE is inactive(high) and /CE is active(low). The address specified by the address inputs(A0-A18) defines which of the 524,288 bytes of data is accessed. Valid data will be available to the eight data output drivers within tACC (access time) after the last address input signal is stable. When power is valid, the HMN5128JV operates as a standard CMOS SRAM. During power-down and power-up cycles, the HMN5128JV acts as a nonvolatile memory, automatically protecting and preserving the memory contents. The HMN5128JV is in the write mode whenever the /WE and /CE signals are in the active (low) state after address inputs are stable. The later occurring falling edge of /CE or /WE will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of /CE or /WE. All address inputs must be kept valid throughout the write cycle. /WE must return to the high state for a minimum recovery time (tWR) before another cycle can be initiated. The /OE control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output bus been enabled (/CE and /OE active) then /WE will disable the outputs in tODW from its falling edge. The HMN5128JV provides full functional capability for Vcc greater than 3.0 V and write protects by 2.8 V nominal. Powerdown/power-up control circuitry constantly monitors the Vcc supply for a power-fail-detect threshold VPFD. When VCC falls below the VPFD threshold, the SRAM automatically write-protects the data. All inputs to the RAM become “ don’t care” and all outputs are high impedance. As Vcc falls below approximately 2.5 V, the power switching circuit connects the lithium energy soure to RAM to retain data. During power-up, when Vcc rises above approximately 2.5 volts, the power switching circuit connects external Vcc to the RAM and disconnects the lithium energy source. Normal RAM operation can resume after Vcc exceeds 3.0 volts. BLOCK DIAGRAM /OE /WE A(0:18) PIN DESCRIPTION A0-A19 : Address Input DQ(0:7) /CE : Chip Enable VSS : Ground Vcc /CE DQ0-DQ7 : Data In / Data Out /WE : Write Enable Vout /CE_con /OE : Output Enable VCC: Power (+5V) /CE /RST Vcc NC : No Connection URL:www.hbe.co.kr Rev.0.0 (FEBRUARY/ 2002) 2 HANBit Electronics Co.,Ltd. HANBit TRUTH TABLE MODE Not selected Output disable Read Write /OE X H L X /CE H L L L /WE X H H L I/O OPERATION High Z High Z DOUT DIN HMN5128JV POWER Standby Active Active Active ABSOLUTE MAXIMUM RATINGS PARAMETER DC voltage applied on VCC relative to VSS DC Voltage applied on any pin excluding VCC relative to VSS Operating temperature Storage temperature Soldering temperature SYMBOL VCC VT TOPR TSTG TSOLDER RATING -0.5V to Vcc+0.5 -0.3V to 4.6V 0 to 70°C -65°C to 150°C 260°C For 10 second VT≤ VCC+0.3 CONDITIONS NOTE: Permanent device damage may occur if Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the Recommended DC Operating Conditions detailed in this data sheet. Exposure to higher than recommended voltage for extended periods of time could affect device reliability. RECOMMENDED DC OPERATING CONDITIONS ( TA= TOPR ) PARAMETER Supply Voltage Ground Input high voltage Input low voltage SYMBOL VCC VSS VIH VIL MIN 3.0V 0 2.2 -0.3 TYPICAL 3.3V 0 MAX 3.6V 0 VCC+0.3 0.6V NOTE: Typical values indicate operation at TA = 25℃ URL:www.hbe.co.kr Rev.0.0 (FEBRUARY/ 2002) 3 HANBit Electronics Co.,Ltd. HANBit CAPACITANCE (TA=25℃ , f=1MHz, VCC=3.3V) DESCRIPTION Input Capacitance Input/Output Capacitance CONDITIONS Input voltage = 0V Output voltage = 0V SYMBOL CIN CI/O MAX 8 10 HMN5128JV MIN - UNIT pF pF DC ELECTRICAL CHARACTERISTICS (TA= TOPR, VCCmin £ VCC ≤ VCCmax ) PARAMETER Input Leakage Current Output Leakage Current Output high voltage Output low voltage Power-fail Deselect Voltage Standby supply current Standby supply current Operating current Supply switch-over voltage NOTE: Typical values indicate operation at TA = 25℃ . Power supply CONDITIONS VIN=VSS to VCC /CE=VIH or /OE=VIH or /WE=VIL IOH=-1.0mA IOL= 2.0mA Threshold Voltage (THS = VSS ) /CE=2.2v /CE≥ VCC-0.2V, 0V≤ VIN≤ 0.2V, or VIN≥ VCC-0.2V /CE=VIL, II/O=0㎃ , VIN = VIL or VIH, Read ICC VSO 2.5 8 ㎃ V ISB1 30 mA ISB 0.6 ㎃ Select VPFD 2.8 2.9 3.0 V SYMBOL ILI ILO VOH VOL MIN 2.4 TYP. MAX ± 2.0 ± 2.0 0.4 UNIT mA mA V V CHARACTERISTICS (Test Conditions) PARAMETER Input pulse levels VALUE 0.4 to 2.2V 5 ns 1.5V ( unless otherwise specified) See Figures CL1) Input rise and fall times Input and output timing reference levels Output load (CL =30pF+1TTL) (CL =100pF+1TTL) 1) 1) Including scope and jig capacitance URL:www.hbe.co.kr Rev.0.0 (FEBRUARY/ 2002) 4 HANBit Electronics Co.,Ltd. HANBit READ CYCLE (TA= TOPR, VCCmin £ VCC≤ VCCmax ) PARAMETER Read Cycle Time Address Access Time Chip enable access time Output enable to Output valid Chip enable to output in low Z Output enable to output in low Z Chip disable to output in high Z Output disable to output high Z Output hold from address change SYMBOL tRC tACC tACE tOE tCLZ tOLZ tCHZ tOHZ tOH Output load A Output load A Output load A Output load B Output load B Output load B Output load B Output load A CONDITIONS -70 MIN 70 5 5 0 0 10 MAX 70 70 35 25 25 MIN 85 5 0 0 0 10 -85 HMN5128JV MAX 85 85 45 35 25 - UNIT ns ns ns ns ns ns ns ns ns WRITE CYCLE (TA= TOPR, Vccmin £ Vcc ≤ Vccmax ) PARAMETER Write Cycle Time Chip enable to end of write Address setup time Address valid to end of write Write pulse width Write recovery time (write cycle 1) Write recovery time (write cycle 2) Data valid to end of write Data hold time (write cycle 1) Data hold time (write cycle 2) Write enabled to output in high Z Output active from end of write SYMBOL tWC tCW tAS tAW tWP tWR1 tWR2 tDW tDH1 tDH2 tWZ tOW Note 4 Note 4 Note 5 Note 5 Note 1 Note 2 Note 1 Note 1 Note 3 Note 3 CONDITIONS -70 MIN 70 65 0 65 55 5 15 30 0 10 0 5 MAX 25 MIN 85 75 0 75 65 5 15 35 0 10 0 0 -85 MAX 30 UNIT ns ns ns ns ns ns ns ns ns ns ns ns NOTE: 1. A write ends at the earlier transition of /CE going high and /WE going high. 2. A write occurs during the overlap of allow /CE and a low /WE. A write begins at the later transition of /CE going low and /WE going low. 3. Either tWR1 or tWR2 must be met. 4. Either tDH1 or tDH2 must be met. 5. If /CE goes low simultaneously with /WE going low or after /WE going low, the outputs remain in highimpedance state. URL:www.hbe.co.kr Rev.0.0 (FEBRUARY/ 2002) 5 HANBit Electronics Co.,Ltd. HANBit POWER-DOWN/POWER-UP CYCLE (TA= TOPR, VCC=3.3V) PARAMETER VPFD(max) Time VPFD(max) to VSS VCC Fail Time VPFD(max) Time to VPFD(min) VCC Rise to VPFD(min) VCC Fail SYMBOL tF tFB tR Delay after Vcc slews Write Protect Time tWPT down past VPFD before SRAM is Write-protected. Chip Enable Recovery VSS to VPFD (min) VCC Rise Time tCER tRB 40 1 40 CONDITIONS MIN 300 150 10 HMN5128JV TYP. - MAX - UNIT ㎲ ㎲ ㎲ 250 ㎲ 120 - ms ㎲ TIMING WAVEFORM - READ CYCLE NO.1 (Address Access)*1,2 tRC Address tACC tOH DOUT Previous Data Valid Data Valid - READ CYCLE NO.2 (/CE Access)*1,3,4 /CE tACE tCLZ DOUT High-Z tRC tCHZ High-Z URL:www.hbe.co.kr Rev.0.0 (FEBRUARY/ 2002) 6 HANBit Electronics Co.,Ltd. HANBit - READ CYCLE NO.3 (/OE Access)*1,5 tRC Address tACC /OE tOE DOUT tOLZ High-Z tOHZ Data Valid HMN5128JV High-Z NOTES: 1. /WE is held high for a read cycle. 2. Device is continuously selected: /CE = /OE =VIL. 3. Address is valid prior to or coincident with /CE transition low. 4. /OE = VIL. 5. Device is continuously selected: /CE = VIL - WRITE CYCLE NO.1 (/WE-Controlled)*1,2,3 tWC Address tAW tCW /CE tAS /WE tDW DIN tWZ DOUT Data Undefined (1) Data-in Valid tOW High-Z tDH1 tWP tWR1 URL:www.hbe.co.kr Rev.0.0 (FEBRUARY/ 2002) 7 HANBit Electronics Co.,Ltd. HANBit - WRITE CYCLE NO.2 (/CE-Controlled)*1,2,3,4,5 HMN5128JV Address tAS /CE tWP /WE tDW DIN tWZ DOUT Data NOTE: tAW tCW tWR2 tDH2 Data-in Undefined High-Z 1. /CE or /WE must be high during address transition. 2. Because I/O may be active (/OE low) during this period, data input signals of opposite polarity to the outputs must not be applied. 3. If /OE is high, the I/O pins remain in a state of high impedance. 4. Either tWR1 or tWR2 must be met. 5. Either tDH1 or tDH2 must be met. POWER-DOWN/POWER-UP TIMING VCC 4.75 VPFD tPF VPFD 4.25 VSO tFS tWPT tDR VSO tPU tCER /CE URL:www.hbe.co.kr Rev.0.0 (FEBRUARY/ 2002) 8 HANBit Electronics Co.,Ltd. HANBit PACKAGE DIMENSION Unit : mm HMN5128JV 24.52+/-0.2 1.50 1.50 1.27 10.82 13.31 3.05 9 ORDERING INFORMATION HM N 5128 J V -70 Speed options : 70 = 70 ns 85 = 85 ns Low Voltage : 3.3V Operating JLCC type package Device : 512K x 8 bit Nonvolatile SRAM HANBit Memory Module URL:www.hbe.co.kr Rev.0.0 (FEBRUARY/ 2002) 23.50+/-0.2 .635 HANBit Electronics Co.,Ltd.
HMN5128JV-85
1. 物料型号: - 型号:HMN5128JV

2. 器件简介: - HMN5128JV是一款4Mbit(512K x 8-Bit)的非易失性SRAM,采用34Pin-JLCC封装,工作电压为3.3V。该器件结合了标准SRAM的无限次写入周期和内部控制电路,能够在3.3V供电超出正常范围时自动切换到内部锂能源以维持内存内容,并在电源恢复后自动写保护以防止数据损坏。

3. 引脚分配: - 34个引脚,包括地址输入(A0-A18),数据输入/输出(DQ0-DQ7),片选(/CE),写使能(/WE),输出使能(/OE),电源(VCC)和地(VSS)等。

4. 参数特性: - 访问时间:70-85ns - 高密度设计:4Mbit设计 - 内置电池,自动电源切换 - 行业标准的34引脚512Kx8引脚排列 - 无限次写入周期 - 在无Vcc的情况下数据保持 - 无电源时至少10年的数据保持

5. 功能详解: - 读周期:当/WE为高电平,/CE为低电平时执行读周期。地址输入(A0-A18)定义访问的524,288字节数据中的哪一个。 - 写模式:当/WE和/CE信号在地址输入稳定后处于活动(低)状态时,HMN5128JV进入写模式。 - 电源失效/恢复周期:在电源失效和恢复周期中,HMN5128JV作为非易失性存储器自动保护和保存内存内容。

6. 应用信息: - 该产品适用于需要非易失性存储解决方案的应用,如数据存储、缓存和内存备份等。

7. 封装信息: - 采用34引脚JLCC封装。
HMN5128JV-85 价格&库存

很抱歉,暂时无法提供与“HMN5128JV-85”相匹配的价格&库存,您可以联系我们找货

免费人工找货