0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
HT24LC08

HT24LC08

  • 厂商:

    HOLTEK(合泰)

  • 封装:

    DIP8

  • 描述:

  • 数据手册
  • 价格&库存
HT24LC08 数据手册
HT24LC08 CMOS 8K 2-Wire Serial EEPROM Features Block Diagram • Operating voltage: 1.8V~5.5V for temperature -40°C to +85°C    • Low power consumption –– Operation: 5mA max. –– Standby: 3μA max.                 ­  • Internal organization: 1024×8   • 2-wire serial interface • Write cycle time: 5ms max.                                   • Automatic erase-before-write operation • Partial page write allowed    • 16-byte Page Write Mode                        • Write operation with built-in timer    • Hardware controlled write protection • 40-year data retention Pin Assignment • 106 rewrite cycles per word • 8-pin DIP/SOP/TSSOP package               General Description   The HT24LC08 is a 8K-bit serial read/write nonvolatile memory device using the CMOS floating gate process. Its 8192 bits of memory are organized into 1024 words and each word is 8 bits. The device is optimized for use in many industrial and commercial applications where low power and low voltage operation are essential. Up to two HT24LC08 devices may be connected to the same two-wire bus. The HT24LC08 is guaranteed for 1M erase/write cycles and 40-year data retention.                                   Pin Description Pin Name I/O A0~A2 SDA I Description Address inputs. A0, A1 not connected. I/O Serial data SCL I Serial clock input WP I Write protect VSS — Negative power supply, ground VCC — Positive power supply Rev. 1.80 1 January 16, 2014 HT24LC08 Absolute Maximum Ratings Supply Voltage .......................... VSS−0.3V to VSS+6.0V Storage Temperature............................−50°C to 125°C Input Voltage............................. VSS−0.3V to VCC+0.3V Operating Temperature..........................−40°C to 85°C Note: These are stress ratings only. Stresses exceeding the range specified under ″Absolute Maximum Ratings″ may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability. D.C. Characteristics Symbol Parameter Ta=-40°C~+85°C Test Conditions VCC Conditions Min. Typ. Max. Unit VCC Operating Voltage — -40°C to +85°C 1.8 — 5.5 V ICC1 Operating Current 5V Read at 400kHz — — 2 mA ICC2 Operating Current 5V Write at 400kHz — — 5 mA VIL Input Low Voltage — — -0.45 — 0.3VCC V VIH Input High Voltage — — 0.7VCC — VCC+0.5 V VOL Output Low Voltage 2.4V IOL=2.1mA — — 0.4 V 1.8V IOL=0.7mA — — 0.2 V ILI Input Leakage Current 5V VIN=0 or VCC — — 1 μA ILO Output Leakage Current 5V VOUT=0 or VCC — — 1 μA VIN=0 or VCC — — 3 μA SDA, SCL=VCC A2, WP=VSS — — 1 μA — — 2 μA — — 1 μA 5V ISTB Standby Current VIN=0 or VCC 1.8V SDA, SCL=VCC A2, WP=VSS CIN Input Capacitance (See Note) — f=1MHz, 25°C — — 6 pF COUT Output Capacitance (See Note) — f=1MHz, 25°C — — 8 pF Note: These parameters are periodically sampled but not 100% tested. Rev. 1.80 2 January 16, 2014 HT24LC08 A.C. Characteristics Symbol Ta=-40°C~+85°C Parameter Remark VCC=1.8V~5.0V Min. Max. VCC=2.5V~5.0V Min. Max. Unit fSK Clock Frequency — — 400 — 1000 kHz tHIGH Clock High Time — 600 — 400 — ns tLOW Clock Low Time — 1200 — 600 — ns tr SDA and SCL Rise Time Note — 300 — 300 ns tf SDA and SCL Fall Time Note — 300 — 300 ns tHD:STA START Condition Hold Time After this period the first clock pulse is generated 600 — 250 — ns tSU:STA START Condition Setup Time Only relevant for repeated START condition 600 — 250 — ns tHD:DAT Data Input Hold Time — 0 — 0 — ns tSU:DAT Data Input Setup Time — 150 — 100 — ns tSU:STO STOP Condition Setup Time — 600 — 250 — ns tAA Output Valid from Clock — — 900 — 600 ns 1200 — 500 — ns — 50 — 50 ns — 5 — 5 tBUF Bus Free Time Time in which the bus must be free before a new transmission can start tSP Input Filter Time Constant (SDA and SCL Pins) Noise suppression time tWR Write Cycle Time Endurance 25°C, Page Mode — 5.0V 1,000,000 ms Write Cycles Note: These parameters are periodically sampled but not 100% tested. For relative timing, refer to timing diagrams. Rev. 1.80 3 January 16, 2014 HT24LC08 Functional Description • Stop condition A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the EEPROM in a standby power mode (refer to Start and Stop Definition Timing Diagram). • Serial clock – SCL The SCL input is used for positive edge clock data into each EEPROM device and negative edge clock data out of each device. • Serial data – SDA The SDA pin is bidirectional for serial data transfer. The pin is open-drain driven and may be wired-OR with any number of other open-drain or open collector devices. • Acknowledge All addresses and data words are serially transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a zero to acknowledge that it has received each word. This happens during the ninth clock cycle. • Address Inputs – A0, A1, A2 The HT24LC08 uses the A2 input for hard wire addressing and a total of two 8K devices may be addressed on a single bus system. The A0 and A1 pins have no internal connection. The code for the selected device is setup by connecting the A2 input to either VSS or VCC. If A2 is left unconnected in a floating state the A2 input will be internally read as having a low input, VSS, value.                      • Write protect – WP The HT24LC08 has a write protect pin that provides hardware data protection. The write protect pin allows normal read/write operations when connected to VSS or left floating. When the write protect pin is connected to VCC, the write protection feature is enabled and operates as shown in the following table. WP Pin Status Full Array (8K) VSS or floating Normal Read/Write Operations                                   Device Addressing The 8K EEPROM device requires an 8-bit device address word following a start condition to enable the chip for a read or write operation. The device address word consist of a mandatory one, zero sequence for the first four most significant bits (refer to the diagram showing the Device Address). This is common to all the EEPROM device. Protect Array VCC           The 8K EEPROM uses the A2 device address bit with the next two bits for memory page addressing. The A2 bit must compare its corresponding hard wired input pin. The A1 and A0 pins have no connection. Memory Organization Internally organized with 1024 8-bit words, the 8K requires a 10-bit data word address for random word addressing. These page addressing bits on the 8K device should be considered the most significant bits of the data word address which follows. The A0 and A1 pins have no connection. Device Operations The 8th bit device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low. • Clock and data transition Data transfer may be initiated only when the bus is not busy. During data transfer, the data line must remain stable whenever the clock line is high. Changes in data line while the clock line is high will be interpreted as a START or STOP condition. If the comparison of the device address succeed the EEPROM will output a zero at ACK bit. If not, the chip will return to a standby state. • Start condition A high-to-low transition of SDA with SCL high is a start condition which must precede any other command (refer to Start and Stop Definition Timing diagram). Rev. 1.80                         4 January 16, 2014 HT24LC08 Write Operations • Byte write A write operation requires an 8-bit data word address following the device address word and acknowledgment. Upon receipt of this address, the EEPROM will again respond with a zero and then clock in the first 8-bit data word. After receiving the 8-bit data word, the EEPROM will output a zero and the addressing device, such as a microcontroller, must terminate the write sequence with a stop condition. At this time the EEPROM enters an internally-timed write cycle to the nonvolatile memory. All inputs are disabled during this write cycle and EEPROM will not respond until the write is completed (refer to Byte write timing).                                                                     • Page write The 8K EEPROM is capable of a 16-byte page write. A page write is initiated in the same way as a byte write, but the microcontroller does not send a stop condition after the first data word is clocked in. Instead, after the EEPROM acknowledges the receipt of the first data word, the microcontroller can transmit up to 15 more data words. The EEPROM will respond with a zero after each data word received. The microcontroller must terminate the page write sequence with a stop condition (refer to Page write timing).              Acknowledge Polling Flow • Current address read The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address stays valid between operations as long as the chip power is maintained. The address roll over during read from the last byte of the last memory page to the first byte of the first page. The address roll over during write from the last byte of the current page to the first byte of the same page. Once the device address with the read/write select bit set to one is clocked in and acknowledged by the EEPROM, the current address data word is serially clocked out. The microcontroller should respond with a "no ACK" signal (high) followed by a stop condition (refer to Current read timing). The data word address lower four bits are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. • Acknowledge polling To maximise bus throughput, one technique is to allow the master to poll for an acknowledge signal after the start condition and the control byte for a write command have been sent. If the device is still busy implementing its write cycle, then no ACK will be returned. The master can send the next read/write command when the ACK signal has finally been received. • Random read A random read requires a dummy byte write sequence to load in the data word address which is then clocked in and acknowledged by the EEPROM. The microcontroller must then generate another start condition. The microcontroller now initiates a current address read by sending a device address with the read/write select bit high. The EEPROM acknowledges the device address and serially clocks out the data word. The microcontroller should respond with a "no ACK" signal (high) followed by a stop condition. (refer to Random read timing). • Write protect The HT24LC08 has a write-protect function and programming will then be inhibited when the WP pin is connected to VCC. Under this mode, the HT24LC08 is used as a serial ROM. • Read operations The HT24LC08 supports three read operations, namely, current address read, random address read and sequential read. During read operation execution, the read/write select bit should be set to "1". Rev. 1.80   5 January 16, 2014 HT24LC08 • Sequential read Sequential reads are initiated by either a current address read or a random address read. After the microcontroller receives a data word, it responds with an acknowledgment. As long as the EEPROM receives an acknowledgment, it will continue to increment the data word address and serially clock               out sequential data words. When the memory address limit is reached, the data word address will roll over and the sequential read continues. The sequential read operation is terminated when the microcontroller responds with a "no ACK" signal (high) followed by a stop condition.                            Byte Write Timing                                                        Page Write Timing                                    Current Read Timing                                                                    Random Read Timing                                            Sequential Read Timing Rev. 1.80 6 January 16, 2014 HT24LC08 Timing Diagrams                                                                                          Note: The write cycle time tWR is the time from a valid stop condition of a write sequence to the end of the valid start condition of sequential command. Rev. 1.80 7 January 16, 2014 HT24LC08 Package Information Note that the package information provided here is for consultation purposes only. As this information may be updated at regular intervals users are reminded to consult the Holtek website for the latest version of the package information. Additional supplementary information with regard to packaging is listed below. Click on the relevant section to be transferred to the relevant website page. • Further Package Information (include Outline Dimensions, Product Tape and Reel Specifications) • Packing Meterials Information • Carton information Rev. 1.80 8 January 16, 2014 HT24LC08 8-pin DIP (300mil) Outline Dimensions               Symbol Min. Nom. Max. A 0.355 0.365 0.400 B 0.240 0.250 0.280 C 0.115 0.130 0.195 D 0.115 0.130 0.150 E 0.014 0.018 0.022 F 0.045 0.060 0.070 G — 0.100 BSC — H 0.300 0.310 0.325 I — — 0.430 Symbol Rev. 1.80 Dimensions in inch Dimensions in mm Min. Nom. Max. 10.16 A 9.02 9.27 B 6.10 6.35 7.11 C 2.92 3.30 4.95 D 2.92 3.30 3.81 E 0.36 0.46 0.56 F 1.14 1.52 1.78 G — 2.54 BSC — H 7.26 7.87 8.26 I — — 10.92 9 January 16, 2014 HT24LC08 8-pin SOP (150mil) Outline Dimensions              Symbol Dimensions in inch Min. Nom. Max. A — 0.236 BSC — B — 0.154 BSC — 0.020 C 0.012 — C′ — 0.193 BSC — D — — 0.069 E — 0.050 BSC — F 0.004 — 0.010 G 0.016 — 0.050 H 0.004 — 0.010 α 0° — 8° Symbol Rev. 1.80   Dimensions in mm Min. Nom. Max. A —F 6.00 BSC — B — 3.90 BSC — C 0.31 — 0.51 C′ — 4.90 BSC — D — — 1.75 E — 1.27 BSC — F 0.10 — 0.25 G 0.40 — 1.27 H 0.10 — 0.25 α 0° — 8° 10 January 16, 2014 HT24LC08 8-pin TSSOP Outline Dimensions                       Symbol      Dimensions in inch Min. Nom. Max. A — — 0.047 A1 0.002 — 0.006 A2 0.031 0.039 0.041 B 0.007 — 0.012 C 0.004 — 0.006 D 0.114 0.118 0.122 E — 0.252 BSC — E1 0.169 0.173 0.177 e — 0.026 BSC — L 0.018 0.024 0.030 L1 — 0.039 BSC — y — 0.004 — θ 0° — 8° Symbol Rev. 1.80    Dimensions in mm Min. Nom. Max. A — — 1.20 A1 0.05 — 0.15 A2 0.80 1 1.05 B 0.19 — 0.30 C 0.09 — 0.16 D 2.90 3.00 3.10 E — 6.40 BSC — E1 4.30 4.40 4.50 e — 0.65 BSC — L 0.45 0.60 0.75 L1 — 1.0 BSC — y — 0.10 — θ 0° — 8° 11 January 16, 2014 HT24LC08 Copyright© 2014 by HOLTEK SEMICONDUCTOR INC. The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw. Rev. 1.80 12 January 16, 2014
HT24LC08 价格&库存

很抱歉,暂时无法提供与“HT24LC08”相匹配的价格&库存,您可以联系我们找货

免费人工找货