HI-3593
August 2011
3.3V ARINC 429 Dual Receiver, Single Transmitter with SPI Interface
PIN CONFIGURATIONS (Top View)
VDD VDD CPCP+ V+ GND GND CN+ CNV44 43 42 41 40 39 38 37 36 35 34
33 32 31 30 29 28 27 26 25 24 23
GENERAL DESCRIPTION
The HI-3593 from Holt Integrated Circuits is a CMOS integrated circuit for interfacing a Serial Peripheral Interface (SPI) enabled microcontroller to the ARINC 429 serial bus. The device provides two receivers, each with user-programmable label recognition for any combination of 256 possible labels, 32 x 32 Receive FIFO, 3 prioritylabel quick-access double-buffered registers and analog line receiver. The independent transmitter has a 32 x 32 Transmit FIFO and built-in line driver. The line driver operates from a single 3.3V supply and includes on-chip DC/DC converter to generate the bipolar ARINC 429 differential voltage levels needed to directly drive the ARINC 429 bus. The status of the transmit and receive FIFOs and priority-label buffers can be monitored using the programmable external interrupt pins, or by polling the HI-3593 Status Registers. Other features include a programmable option of data or parity in the 32nd bit, and the ability to switch the bit-signifiance of ARINC 429 labels. Pins are available with different input resistance and output resistance values which provides flexibility when using external lightning protection circuitry. The Serial Peripheral Interface minimizes the number of host interface signals resulting in a small footprint device that can be interfaced to a wide range of industry-standard microcontrollers supporting SPI. Alternatively, the SPI signals may be controlled using just four general purpose I/O port pins from a microcontroller or custom FPGA. The SPI and all control signals are CMOS and TTL compatible and support 3.3V operation. The HI-3593 applies the ARINC 429 protocol to the receivers and transmitter. ARINC 429 databus timing comes from a 1 MHz clock input, or an internal counter can derive it from higher clock frequencies having certain fixed values, possibly the external host processor clock.
-
RIN1A-40 RIN1A RIN1B RIN1B-40 RIN2A-40 RIN2A RIN2B RIN2B-40 MR ACLK
-1 -2 -3 -4 -5 -6 -7 -8 -9 - 10 - 11
HI-3593PCI HI-3593PCT HI-3593PCM
-
AMPA TXAOUT AMPB TXBOUT TFULL TEMPTY R1FLAG R1INT R2FLAG R2INT
44 - Pin Plastic 7mm x 7mm Chip-Scale Package (QFN)
FEATURES
· · · · · · · ·
ARINC 429 specification compliant On-chip analog line driver and receiver connect directly to ARINC 429 bus Programmable label recognition for 256 labels 32 x 32 Receive FIFOs and Priority-Label buffers Independent data rates for Transmit and Receive 10MHz, four-wire Serial Peripheral Interface (SPI) Industrial & extended temperature ranges Single 3.3V power supply
-1 RIN1A-40 - 2 RIN1A - 3 RIN1B - 4 RIN1B-40 - 5 RIN2A-40 - 6 RIN2A - 7 RIN2B - 8 RIN2B-40 - 9 MR - 10 ACLK - 11
44 43 42 41 40 39 38 37 36 35 34
- VDD - VDD - CP- CP+ - V+ - GND - GND - CN+ - CN- V-
CS SI SCK SO GND MB1-1 MB1-2 MB1-3 MB2-1 MB2-2 MB2-3
-
12 13 14 15 16 17 18 19 20 21 22
HI-3593PQI HI-3593PQT HI-3593PQM
33 - AMPA 32 - TXAOUT 31 - AMPB 30 - TXBOUT 29 28 - TFULL 27 - TEMPTY 26 - R1FLAG 25 - R1INT 24 - R2FLAG 23 - R2INT
44 - Pin Plastic Quad Flat Pack (PQFP)
(DS3593 Rev. A)
HOLT INTEGRATED CIRCUITS www.holtic.com
CS - 12 SI - 13 SCK - 14 SO - 15 GND - 16 MB1-1 - 17 MB1-2 - 18 MB1-3 - 19 MB2-1 - 20 MB2-2 - 21 MB2-3 - 22
08/11
HI-3593
BLOCK DIAGRAM
VDD (3.3V)
Transmitter
ARINC 429 Line Driver V+
5W
AMPA ARINC 429 Transmit Data FIFO ARINC 429 Transmit Formatter
37.5W 37.5W 5W
TXAOUT TXBOUT AMPB
VTFULL MR Transmit Status Transmit Control TEMPTY
V+ SCK CS SI SO 3.3V ACLK ARINC Clock Divider DC / DC Converter SPI Interface V-
V+ 47uF V47uF CP+ CPCN+ CN2.2uF 0.47uF
Receiver 2 Receiver 1
R2FLAG Receive Status RIN2A RIN2B RIN2B-40 RIN2A-40 RIN1A RIN1B RIN1B-40 RIN1A-40 Priority Label Match (x3)
40 KW 40 KW
Receive Control
Label Filter Bit Map Memory
R2INT Flag / Interrupt R1FLAG R1INT
ARINC 429 Line Receiver ARINC 429 Valid word Checker (See fig. 3) Label Filter ARINC 429 Received Data FIFO (32 x 32) Buffer Buffer Buffer P-L Reg 3 P-L Reg 2 P-L Reg 1 MB2-3 MB2-2 MB2-1 MB1-3 MB1-2 MB1-1
GND
HOLT INTEGRATED CIRCUITS 2
HI-3593
PIN DESCRIPTIONS
SIGNAL
RIN1A-40 RIN1A RIN1B RIN1B-40 RIN2A-40 RIN2A RIN2B RIN2B-40 MR ACLK CS SI SCLK SO GND MB1-1 MB1-2 MB1-3 MB2-1 MB2-2 MB2-3 R2INT R2FLAG R1INT R1FLAG TEMPTY TFULL TXBOUT AMPB TXAOUT AMPA VCNCN+ V+ CPCP+ VDD
FUNCTION
INPUT INPUT INPUT INPUT INPUT INPUT INPUT INPUT INPUT INPUT INPUT INPUT INPUT OUTPUT POWER OUTPUT OUTPUT OUTPUT OUTPUT OUTPUT OUTPUT OUTPUT OUTPUT OUTPUT OUTPUT OUTPUT OUTPUT OUTPUT OUTPUT OUTPUT OUTPUT CONVERTER CONVERTER CONVERTER CONVERTER CONVERTER CONVERTER POWER
DESCRIPTION
Alternate ARINC receiver 1 positive input. Requires external 40K ohm resistor ARINC receiver 1 positive input. Direct connection to ARINC 429 bus ARINC receiver 1 negative input. Direct connection to ARINC 429 bus Alternate ARINC receiver 1 negative input. Requires external 40K ohm resistor Alternate ARINC receiver 2 positive input. Requires external 40K ohm resistor ARINC receiver 2 positive input. Direct connection to ARINC 429 bus ARINC receiver 2 negative input. Direct connection to ARINC 429 bus Alternate ARINC receiver 2 negative input. Requires external 40K ohm resistor Master Reset. A positive pulse clears Receive and Transmit data FIFOs and flags Master timing source for the ARINC 429 receiver and transmitter Chip Select. Data is shifted into SI and out of SO when CS is low. SPI interface serial data input SPI Clock. Data is shifted into or out of the SPI interface using SCK SPI interface serial data output Chip 0V supply Goes high when Receiver 1, Priority-Label Mail Box 1 contains a message Goes high when Receiver 1, Priority-Label Mail Box 2 contains a message Goes high when Receiver 1, Priority-Label Mail Box 3 contains a message Goes high when Receiver 2, Priority-Label Mail Box 1 contains a message Goes high when Receiver 2, Priority-Label Mail Box 2 contains a message Goes high when Receiver 2, Priority-Label Mail Box 3 contains a message Receiver 2 programmable Interrupt pin Goes high as defined by Flag / Interrupt Assignment Register Receiver 1 programmable Interrupt pin Goes high as defined by Flag / Interrupt Assignment Register Goes high when the Transmit FIFO is empty Goes high when the Transmit FIFO contains the maximum 32 ARINC 429 words ARINC line driver negative output. Direct connection to ARINC 429 bus Alternate ARINC line driver negative output. Requires external 32.5 ohm resistor ARINC line driver positive output. Direct connection to ARINC 429 bus Alternate ARINC line driver positive output. Requires external 32.5 ohm resistor DC/DC negative voltage output DC/DC converter fly capacitor for VDC/DC converter fly capacitor for VDC/DC positive voltage output DC/DC converter fly capacitor for V+ DC/DC converter fly capacitor for V+ Chip 3.3V supply
INTERNAL PULL UP / DOWN
50K ohm pull-down 50K ohm pull-down 50K ohm pull-up 50K ohm pull-down 50K ohm pull-down
INSTRUCTIONS
Instruction op codes are used to read, write and configure the HI3593. When CS goes low, the next 8 clocks at the SCK pin shift an instruction op code into the decoder, starting with the first rising edge. The op code is fed into the SI pin, most significant bit first. For write instructions, the most significant bit of the data word must immediately follow the instruction op code and is clocked into its register on the next rising SCK edge. Data word length varies depending on word type written: 8-bit Control Register writes, 32bit ARINC label writes or 256-bit writes to a channel’s labelmatching enable/disable memory.
SPI Instructions are of a common format. The first bit specifies whether the instruction is a write “0” or read “1” transfer. The next five bits specify the source or destination of the associated data byte(s), and the last two bits are “don’t care”.
R
/W
Source / Destination X X 0 LSB
For read instructions, the most significant bit of the requested data word appears at the SO pin after the last op code bit is clocked into the decoder, at the next falling SCK edge. As in write instructions, the data field bit-length varies with read instruction type.
MSB
7
6
5
4
3
2
1
SPI INSTRUCTION FORMAT
HOLT INTEGRATED CIRCUITS 3
HI-3593
TABLE 1. DEFINED INSTRUCTIONS
Op-Code R/W
0x00 0x04 0x08 0x0C 0x10 0x14 W W W W W W
# Data bytes
0 0 1 4 1 32
DESCRIPTION
Instruction not implemented. No operation. Software controlled Master Reset Write Transmit Control Register Write ARINC 429 message to Transmit FIFO Write Receiver 1 Control Register Write label values to Receiver 1 label memory. Starting with label 0xFF, consecutively set or reset each label in descending order. For example, if the first data byte is programmed to 10110010 then labels FF, FD FC and F8 will be set and FE, FB, FA and F7 will be reset. Write Receiver 1 Priority-Label Match Registers. The data field consists of three eight-bit labels. The first data byte is written to P-L filter #3, the second to P-L filter #2, and the last byte to filter #1 Write Receiver 2 Control Register Write label values to Receiver 2 label memory. Starting with label 0xFF, consecutively set or reset each label in descending order. For example, if the first data byte is programmed to 10110010 then labels FF, FD FC and F8 will be set and FE, FB, FA and F7 will be reset. Write Receiver 2 Priority-Label Match Registers. The data field consists of three eight-bit labels. The first eight bits is written to P-L filter #3, the second to P-L filter #2, and the last byte to filter #1 Write Flag / Interrupt Assignment Register Write ACLK Division Register Transmit current contents of Transmit FIFO if Transmit Control Register bit 5 (TMODE) is a “0” Software Reset. Clears the Transmit and Receive FIFOs and the Priority-Label Registers Set all bits in Receiver 1 label memory to a “1” Set all bits in Receiver 2 label memory to a “1” Read Transmit Status Register Read Transmit Control Register Read Receiver 1 Status Register Read Receiver 1 Control Register Read label values from Receiver 1 label memory. Read Receiver 1 Priority-Label Match Registers. Read one ARINC 429 message from the Receiver 1 FIFO Read Receiver 1 Priority-Label Register #1, ARINC429 bytes 2,3 & 4 (bits 9 - 32) Read Receiver 1 Priority-Label Register #2, ARINC429 bytes 2,3 & 4 (bits 9 - 32) Read Receiver 1 Priority-Label Register #3, ARINC429 bytes 2,3 & 4 (bits 9 - 32) Read Receiver 2 Status Register Read Receiver 2 Control Register Read label values from Receiver 2 label memory. Read Receiver 2 Priority-Label Match Registers. Read one ARINC 429 message from the Receiver 2 FIFO Read Receiver 2 Priority-Label Register #1, ARINC429 bytes 2,3 & 4 (bits 9 - 32) Read Receiver 2 Priority-Label Register #2, ARINC429 bytes 2,3 & 4 (bits 9 - 32) Read Receiver 2 Priority-Label Register #3, ARINC429 bytes 2,3 & 4 (bits 9 - 32) Read Flag / Interrupt Assignment Register Read ACLK Division Register Instruction not implemented. No operation.
0x18 0x24 0x28
W W W
3 1 32
0x2C 0x34 0x38 0x40 0x44 0x48 0x4C 0x80 0x84 0x90 0x94 0x98 0x9C 0xA0 0xA4 0xA8 0xAC 0xB0 0xB4 0xB8 0xBC 0xC0 0xC4 0xC8 0xCC 0xD0 0xD4 0xFF
W W W W W W W R R R R R R R R R R R R R R R R R R R R R
3 1 1 0 0 0 0 1 1 1 1 32 3 4 3 3 3 1 1 32 3 4 3 3 3 1 1 0
HOLT INTEGRATED CIRCUITS 4
HI-3593
REGISTER DESCRIPTIONS
FL SD IP 9 SD 1 SD 0 O PA N R LA ITY BR PL E OC RN AT E
5 4 3 2 1 0 LSB
RECEIVE CONTROL REGISTER (Receiver 1 Write, SPI Op-code 0x10) (Receiver 1 Read, SPI Op-code 0x94) (Receiver 2 Write, SPI Op-code 0x24) (Receiver 2 Read, SPI Op-code 0xB4)
Bit Name 7 6 5 4 3 2 RFLIP SD9 SD10 SDON PARITY LABREC R/W R/W R/W R/W R/W R/W R/W Default Description 0 0 0 0 0 0
76 MSB
Setting this bit reverses the bit order of the first 8 bits of each ARINC 429 message received. See figure 1 for details. If the receiver decoder is enable by setting the SDON bit to a “1”, then ARINC 429 message bit 9 must match this bit for the message to be accepted. If the receiver decoder is enable by setting the SDON bit to a “1”, then ARINC 429 message bit 10 must match this bit for the message to be accepted. If this bit is set, bits 9 and 10 of the received ARINC 429 message must match SD9 and SD10 Received word parity checking is enabled when this bit is set. If “0”, all 32 bits of the received ARINC 429 word are stored without parity checking. When “0”, all received messages are stored. If this bit is set, incoming ARINC message label filtering is enabled. Only messages whose corresponding label filter table entry is set to a “1” will be stored in the Receive FIFO. Priority-Label Register enable. If PLON = “1” the three Priority-Label Registers are enabled and received ARINC 429 messages with labels that match one of the three pre-programmed values will be capured and stored in the corresponding Prioty-Label Mail Boxes. If PLON = “0” the Priority-Label matching feature is turned off and no words are placed in the mail boxes. If RATE is “0”, ARINC 429 high-speed data rate is selected. RATE = “1” selects low-speed ARINC 429 data rate (high-speed / 8).
1
PLON
R/W
0
0
RATE
R/W
0
TRANSMIT CONTROL REGISTER (Write, SPI Op-code 0x08) (Read, SPI Op-code 0x84)
76 MSB
Bit Name 7 6 5 HIZ TFLIP TMODE
R/W R/W R/W R/W
Default Description 0 0 0 Setting this bit puts the on-chip line driver outputs to a high-impedance state. Setting this bit reverses the bit order of the first 8 bits of each ARINC 429 message transmitted. See figure 1 for details. If TMODE is “0”, data in the transmit FIFO is sent to the ARINC 429 bus only upon receipt of an SPI op-code 0x40, transmit enable, command. If TMODE is a “1”, data is sent as soon as it is available. Setting SELFTEST causes an internal connection to be made looping-back the transmitter outputs to both receiver inputs for self-test purposes. When in self-test mode, the HI-3593 ignores data received on the two ARINC 429 receive channels and holds the on-chip line driver outputs in the NULL state to prevent self-test data being transmitted to other receivers on the bus. If the TPARITY bit is set, the transmitter inserts an odd parity bit if ODDEVEN = “0”, or an even if ODDEVEN = “1”. If TPARITY = “0”, no parity bit is inserted and the 32nd transmitted bit is data. When TPARITY is a “1” a parity bit is substituted for bit 32 according to the ODDEVEN bit value. Not used. If RATE is “0”, ARINC 429 high-speed data rate is selected. RATE = “1” selects low-speed ARINC 429 data rate (high-speed / 8).
4
SELFTEST
R/W
0
3 2 1 0
ODDEVEN TPARITY X RATE
R/W R/W R/W R/W
0 0 0 0
HOLT INTEGRATED CIRCUITS 5
IZ TF LI TM P O SE DE LF O TE D DS TP EV T AR EN X IT Y R AT E
5 4 3 2 1 0 LSB
H
R
HI-3593
(Receiver 1 Read, SPI Op-code 0x90) (Receiver 2 Read, SPI Op-code 0xB0)
0
0 5 4 3 2 1 0 LSB
76 MSB
Bit Name 7 6 5 4 3 2 1 0 X X PL3 PL2 PL1 FFFULL FFHALF FFEMPTY
R/W R R R R R R R R
Default Description 0 0 0 0 0 0 0 1 Not used. Always reads “0” Not used. Always reads “0” This bit is set when a message is received by Priority Label filter #3 This bit is set when a message is received by Priority Label filter #2 This bit is set when a message is received by Priority Label filter #1 This bit is set when the Receive FIFO contains 32 ARINC 429 messages This bit is set when the Receive FIFO contains at least 16 ARINC 429 messages This bit is set when the Receive FIFO is empty
TRANSMIT STATUS REGISTER
X X
(Read, SPI Op-code 0x80)
0
0
0 5
0 4
0 3 2 1 0 LSB
76 MSB
Bit Name 7 6 5 4 3 2 1 0 X X X X X TFFULL TFHALF TFEMPTY
R/W R R R R R R R R
Default Description 0 0 0 0 0 0 0 1 Not used. Always reads “0” Not used. Always reads “0” Not used. Always reads “0” Not used. Always reads “0” Not used. Always reads “0” This bit is set when the Transmit FIFO contains 32 ARINC 429 messages This bit is set when the Transmit FIFO contains at least 16 ARINC 429 messages This bit is set when the Transmit FIFO is empty
ACLK DIVISION REGISTER (Write, SPI Op-code 0x38) (Read, SPI Op-code 0xD4)
0 0 0 5 4 3 2 1
76 MSB
Bit Name 7 6 5 X X X
R/W R/W R/W R/W R/W R/W
Default Description 0 0 0 0 0 Not used. Not used. Not used. The value programmed in DIV[3:0] sets the ACLK division ratio (see table 2) Not used.
4 - 1 DIV[3:0] 0 X
H OLT INTEGRATED CIRCUITS 6
IV [ D 3] IV [ D 2] IV [ D 1] IV [ X 0]
0 0 LSB
X
D
X
X
TF FU TF LL H TF ALF EM PT Y
X
X
X
PL 3 PL 2 PL 1 FF FU FF LL H FF ALF EM PT
RECEIVE STATUS REGISTER
X X
Y
HI-3593
2I N T 2I [1] N R T[0 2F ] R LAG 2F [ 1 R LAG ] 1I N [0] R T[1 1I N] R T[0 1F ] R LAG 1F [ LA 1] G [0 ]
FLAG / INTERRUPT ASSIGNMENT REGISTER (Write, SPI Op-code 0x34) (Read, SPI Op-code 0xD0)
R
76 MSB
R
5
4
3
2
1
0 LSB
Bit Name 7-6 R2INT[1:0]
R/W R/W
Default Description 0 The value of R2INT[1:0] defines the function of the R2INT output pin, as follows: 00 01 10 11 R2INT pulses high when a valid message is received and placed in the Receiver 2 FIFO or any of the Receiver 2 PriorityLabel mail boxes R2INT pulses high when a message is received in Receiver 2 Priority-Label mail box #1 R2INT pulses high when a message is received in Receiver 2 Priority-Label mail box #2 R2INT pulses high when a message is received in Receiver 2 Priority-Label mail box #3
5-4 R2FLAG[1:0]
R/W
0
The value of R2FLAG[1:0] defines the function of the R2FLAG output pin, as follows: 00 01 10 11 R2FLAG goes high when Receiver 2 FIFO is empty R2FLAG goes high when Receiver 2 FIFO contains 32 ARINC 429 words (FIFO is full) R2FLAG goes high when Receiver 2 FIFO contains at least sixteen ARINC 429 words (FIFO is half-full) R2FLAG goes high when Receiver 2 FIFO contains one or more words (FIFO is not empty)
3-2 R1INT[1:0]
R/W
0
The value of R1INT[1:0] defines the function of the R1INT output pin, as follows: 00 01 10 11 R1INT pulses high when a valid message is received and placed in the Receiver 1 FIFO or any of the Receiver 1 PriorityLabel mail boxes R1INT pulses high when a message is received in Receiver 1 Priority-Label mail box #1 R1INT pulses high when a message is received in Receiver 1 Priority-Label mail box #2 R1INT pulses high when a message is received in Receiver 1 Priority-Label mail box #3
1-0 R1FLAG[1:0]
R/W
0
The value of R1FLAG[1:0] defines the function of the R1FLAG output pin, as follows: 00 01 10 11 R1FLAG goes high when Receiver 1 FIFO is empty R1FLAG goes high when Receiver 1 FIFO contains 32 ARINC 429 words (FIFO is full) R1FLAG goes high when Receiver 1 FIFO contains at least sixteen ARINC 429 words (FIFO is half-full) R1FLAG goes high when Receiver 1 FIFO contains one or more words (FIFO is not empty)
H OLT INTEGRATED CIRCUITS 7
HI-3593
ARINC 429 BIT ORDERING
ARINC 429 messages consist of a 32-bit sequence as shown below. The first eight bits that appear on the ARINC 429 bus are the label byte. The next twenty three bits comprise a data field which presents data in a variety of formats defined in the ARINC 429 specification. The last bit transmitted is an odd parity bit. ARINC 429 data is transmitted between the HI-3593 and host microcontroller using the four-wire Serial Peripheral Interface (SPI). A read or write operation consists of a single-byte op-code followed by the data. When writing to the transmit FIFO or reading from the receive FIFOs, the SPI data field is four bytes. Figure 1 shows how the SPI data bytes are mapped to the ARINC 429 message. ARINC 429 specifies the MSB of the label as ARINC bit 1. Conversely, the data field MSB is bit 31. So the bit significance of the label byte and data fields are opposite. The HI-3593 may be programmed to “flip” the bit ordering of the label byte as soon as it is received and immediately prior to transmission. This is accomplished by setting the TFLIP bit to a “1” in the Transmit Control Register and/or the RFLIP bit in the Receive Control Registers. The RFLIP bit does not control Priority Label Match Registers. Note that when reading ARINC 429 messages from the PriorityLabel Registers the label byte is omitted to permit a faster read time. The label value will match the value loaded into the Match Register and therefore does not need to be output each time a message is read.
ARINC 429 Message as received / transmitted on the ARINC 429 serial bus
Y
12345678 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 time
ARINC 429 Message as transferred on the SPI bus
SPI Op-Code 00001100
IT
Y
PA R
SD SDI I
MSB
LABEL
LSB
LSB
DATA
MSB
IT
PA R
SD SDI I
MSB
DATA
LSB
LSB
LABEL
MSB
32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
87654321
Example 1. Write Transmit FIFO (Op-Code 0x0C) with TFLIP bit = “0”.
SD SDI I
SPI Op-Code 10100000
PA R IT
Y
MSB
DATA
LSB
MSB
LABEL
LSB
32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
12345678
Example 2. Read Receiver 1 FIFO (Op-Code 0xA0) with RFLIP bit = “1”.
PA R
SD SDI I
LSB
SPI Op-Code 11001100
IT Y
MSB
DATA
LSB
32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
Example 3. Read Receiver 2 Priority-Label Register #3 (Op-Code 0xCC).
SPI Op-Code 00101100
MSB
LABEL #3
LSB
MSB
LABEL #2
LSB
MSB
LABEL #1
12345678
12345678
12345678
Example 4. Write Receiver 2 Priority-Label Match Registers (Op-Code 0x2C)with RFLIP bit = “1” or “0”.
FIGURE 1.
ARINC 429 & SPI BIT ORDERING
HOLT INTEGRATED CIRCUITS 8
HI-3593
FUNCTIONAL DESCRIPTION
INITIALIZATION
The HI-3593 may be initialized using the Master Reset (MR) pin or under software control by executing SPI op-code 0x04. MR must be pulsed high for 1 µs to bring the part to its completely reset state. MR clears all three FIFOs, all six Priority-Label Mail Boxes, clears the Filter memories and Match registers and sets all other internal registers to their default state. Software Reset is performed using SPI op-code 0x44. Software Reset clears all three FIFOs and all six Priority-Label Mail Boxes, but does not affect the values stored in the filter memories, Priority-Label Match registers or other writeable registers. The Transmit and Receive Status Registers will reflect the state of the post-software reset device.
ARINC 429 RECEIVERS
The HI-3593 has two completely independent ARINC 429 receive channels. Each channel has an on-chip analog line receiver for connection to the ARINC 429 incoming data bus. The ARINC 429 specification requires the following detection levels: STATE ONE NULL ZERO DIFFERENTIAL VOLTAGE +6.5 Volts to +13 Volts +2.5 Volts to -2.5 Volts -6.5 Volts to -13 Volts
The HI-3593 guarantees recognition of these levels with a common mode voltage with respect to GND less than ±30V for the worst case condition (3.15V supply and 13V signal level). Design tolerances guarantee detection of the above levels, so the actual acceptance ranges are slightly larger. If the ARINC signal (including nulls) is outside the differential voltage ranges, the HI3593 receiver rejects the data.
CLOCK FREQUENCY SELECTION
For correct ARINC 429 data rate transmission and reception, and bit timing, the HI-3593 transmit and receive logic requires a 1 MHz +/- 1% reference clock source. The clock is input at the ACLK pin and must be 1 MHz or any even multiple of 1 MHz up to 30 MHz. If a clock source greater than 1 MHz is used, then the ACLK Division Register must be programmed with the appropriate scaling value. Note that the least significant bit of the ACLK Division Register is fixed at “0” allowing only even numbers to be programmed. Similarly the three most significant bits are also fixed at “0” limiting the maximum value to 0x1E. The ACLK Division Register is cleared to 0x00 after Master Reset and is unaffected by Software Reset. When programmed to 0x00, the ACLK division ratio is one, and a 1 MHz clock should be applied to ACLK. The ACLK Division Register is loaded using SPI Op-Code 0x38 and read using OpCode 0xD4. The following table provides examples of ACLK frequency and ACLK Division Register values for correct ARINC 429 operation: ACLK Division Register value 0x00 0x02 0x04 0x06 0x08 0x0A “ “ 0x1C 0x1E
TABLE 2. ACLK DIVISION
BIT TIMING
The ARINC 429 specification defines the following timing tolerances for received data: HIGH SPEED (RATE = “0”) 100K BPS ± 1% 1.5 ± 0.5 µsec 1.5 ± 0.5 µsec 5 µsec ± 5% LOW SPEED (RATE = “1”) 12K -14.5K BPS 10 ± 5 µsec 10 ± 5 µsec 34.5 to 41.7 µsec
BIT RATE PULSE RISE TIME PULSE FALL TIME PULSE WIDTH
The HI-3593 accepts signals within these tolerances and rejects signals outside these tolerances. Receiver logic achieves this as described below: 1. An accurate 1MHz clock source is required to validate the receive signal timing. 2. The receiver uses three separate 10-bit sampling shift registers for Ones detection, Zeros detection and Null detection. When the input signal is within the differential voltage range for any shift register’s state (One, Zero or Null) sampling clocks a “1” into that register. When the receive signal is outside the differential voltage range defined for any shift register, a “0” is clocked. Only one shift register can clock a “1” for any given sample. All three registers clock zeros if the differential input voltage is between defined state voltage bands. Valid data bits require at least three consecutive One or Zero samples (three “1’s”) in the first five positions of the Ones or Zeros sampling shift register, and at least three consecutive Null samples (three “1’s”) in the second five positions of the Null sampling shift register within the data bit interval. A word gap Null requires at least three consecutive Null samples in the first half of the Null sampling shift register and at least three consecutive Null samples in the second half of the Null sampling shift register. This guarantees the minimum pulse width.
External Clock 1 MHz 2 MHz 4 MHz 6 MHz 8 MHz 10 MHz “ “ 28 MHz 30 MHz
CONFIGURATION
The Transmit Control Register and Receiver Control Registers are used to configure the ARINC 429 transmission channel and two ARINC 429 receive channels. The registers may be written or read at any time. They are reset to 0x00 following Master Reset and are unchanged by Software Reset. Refer to the Receiver Control Register and Transmit Control Register descriptions for detailed information.
HOLT INTEGRATED CIRCUITS 9
HI-3593
FUNCTIONAL DESCRIPTION (cont.)
3. To validate the receive data bit rate, each bit must follow its preceding bit by not less than 8 samples and not more than 12 samples. With exactly 1MHz input clock frequency, the acceptable data bit rates are: HIGH SPEED DATA BIT RATE MIN DATA BIT RATE MAX 83K BPS 125K BPS LOW SPEED 10.4K BPS 15.6K BPS
All three Priority-Label Match Registers are loaded using SPI opcode 0x18 (Receiver 1) or 0x2C (Receiver 2), followed by three label match values. The first byte is the match value for Priority-Label Register #3, the second for Priority-Label Register #2 and the third for Priority-Label #1. The match values may be checked by reading the Priority-Label Match Registers using SPI op-code 0x9C (Receiver 1) or 0xBC (Receiver 2). When using the Priority-Label feature, all three Priority-Label Match Registers must be loaded to avoid unintended matches occurring on un-programmed Priority-Label Match Register random values. If less than three Priority-Labels are required for a particular application, duplicate copies of the same match value should be stored in two (or three) registers. Note that Priority-Label Registers (mail boxes) are only 24 bits long. Because the ARINC 429 label byte value is pre-programmed for each register it is not necessary to store it when words are received. This allows a shorter and faster access of the data field using SPI Op-Codes 0xA4, 0xA8 and 0xAC (Receiver 1 Priority-Label Registers #1, #2 and #3) or 0xC4, 0xC8 and 0xCC (Receiver 2 Priority-Label Registers #1, #2 and #3). The Receive Status Register bits PL1, PL2 and PL3 indicate when Priority-Label data is available in the Priority-Label Registers. Six status output pins MB1-1 through MB2-3 also indicate when data is available at each of the six Priority-Label Registers. The R1INT and R2INT interrupt pins can also be triggered when Priority Labels are captured by programming bits 7, 6, 3 and 2 of the Flag / Interrupt Assignment Register.
LABREC ARINC word matches Enabled label X No Yes X X Yes No No Yes SDON ARINC word bits 10, 9 match SD10, SD9 X X X No Yes No Yes No Yes FIFO
4. Following the last data bit of a valid reception, the Word Gap timer samples the Null shift register every 10 input clocks (every 80 clocks for low speed). If a Null is present, the Word Gap counter is incremented. A Word Gap count of 3 enables the next reception.
RECEIVER PARITY
Receiver parity checking is enabled by setting the Receive Control register PARITY bit to a “1”. When enabled, the receiver parity circuit counts Ones received, including the parity bit. If the result is odd, a "0" is stored in the 32nd bit position, overwriting the received parity bit. The “0” indicates a parity bit check pass. If receive parity is enabled and a word is received with bad odd parity, the 32nd bit is overwritten with a “1” indicating a parity check fail. When the Receiver Control Register PARITY bit is a “0”, no parity checking takes place and all 32 bits of the received word remain unaltered.
RECEIVED DATA ACCEPTANCE AND STORAGE
The HI-3593 subjects incoming ARINC 429 messages to three different data filter checks before data is accepted. First all words are filtered for matching S/D bits, if enabled. Secondly, the word label byte must match one of the three programmed Priority-Label Match Register Values for the word to be stored in a Priority-Label Register, and/or the label memory filter bit corresponding to the label must be set to a “1” for the word to be stored in the Receiver FIFO.
0 1 1 0 0 1 1 1 1
0 0 0 1 1 1 1 1 1
Load FIFO Ignore data Load FIFO Ignore data Load FIFO Ignore data Ignore data Ignore data Load FIFO
S/D FILTERING
S/D filtering is enabled by setting the Receive Control Register SDON bit to a “1”. When enabled, bits 9 and 10 of the incoming ARINC 429 word are compared with Receive Control Register bits SD9 and SD10. If they match, the word is accepted for the next phase of filtering. If the bits do not match, the word is discarded and never stored. The S/D filtering function may be disabled by programming the SDON bit to a “0”. When disbled, all incoming words are accepted for subsequent filtering.
TABLE 3. FIFO LOADING CONTROL
RINA-40
VDD
DIFFERENTIAL AMPLIFIERS
COMPARATORS
PRIORITY LABELS
The three Priority Label Registers store received data if the Priority Label feature is enabled, and the incoming ARINC 429 word’s label byte matches the value stored in Pririty-Label Match Register #1, # 2 or #3. Priority-Label capture is enabled by setting the Receive Control Register PLON bit to “1”. When PLON = “0” the Priority-Label feature is disabled and no ARINC 429 words are stored in the Priority-Label Registers.
RINA
ONE
GND VDD
NULL
ZERO RINB RINB-40 GND
FIGURE 2. ARINC RECEIVER INPUT
HOLT INTEGRATED CIRCUITS 10
HI-3593
FUNCTIONAL DESCRIPTION (cont.)
RECEIVED ARINC 429 WORD TO FILTERS (S/D, LABEL, PRIORITY-LABEL)
PARITY CHECK
DATA 32 BIT SHIFT REGISTER
ONES
SHIFT REGISTER
WORD GAP TIMER
WORD GAP END BIT CLOCK BIT COUNTER AND END OF SEQUENCE 1MHz
EOS NEW WORD
1MHz NULL SHIFT REGISTER START
SEQUENCE CONTROL
32ND BIT
1MHz
ZEROS
SHIFT REGISTER
ERROR DETECTION
ERROR
1MHz
FIGURE 3.
RECEIVER BLOCK DIAGRAM
RECEIVE DATA FIFO
Following S/D Filtering, accepted ARINC 429 words are conditionally stored in the Receive FIFO. If label filtering is disabled, all words are stored. If label filtering is enabled, the incoming ARINC429 word’s label byte value is checked against its corresponding bit in the pre-programmed label look-up table. If the bit is set to a “1” the word is stored in the FIFO. If the bit is a “0” the word is not stored in the FIFO.
RETRIEVING DATA
Each time a valid ARINC 429 word is loaded into the FIFO, the Receive FIFO Status Register FFEMPTY, FFHALF and FFFULL bits are updated. When the FIFO is EMPTY, the FFEMPTY bit is a “1” and FFHALF and FFFULL are “0”. Once the first received and accepted ARINC 429 word is loaded into the FIFO, FFEMPTY goes low. Each received ARINC 429 word is retrieved via the SPI interface using SPI Op-Code 0xA0 (Receiver 1) or 0xC0 (Receiver 2). Up to 32 ARINC 429 words may be held in the Receive FIFO. FFFULL goes high when the Receive FIFO is full. Failure to unload the Receive FIFO when full causes additional valid ARINC 429 words to overwrite Receive FIFO location 32. A FIFO half-full flag (FFHALF) is high whenever the Receive FIFO contains 16 or more words. The FFHALF bit provides a useful indicator to the host CPU that a sixteen word data retrieval routine may be performed. The FFEMPTY, FFHALF or FFFULL status bits can also be output on the R1FLAG (Receiver 1) and R2FLAG (Receiver 2) pins. Flag / Interrupt Assignment Register bits 5, 4, 1 and 0 select which flag appears. Additionally, a FIFO not empty option may be programmed for the R1FLAG / R2FLAG pins causing the pin to go high any time at least one word is available in the FIFO.
LABEL RECOGNITION
The user loads the 256-bit label look-up table to specify which 8-bit incoming ARINC labels are stored in the Receive FIFO, and which are not. Setting a “1” in the look-up table enables processing of received ARINC words containing the corresponding label. A “0” in the look-up table causes discard of received ARINC words containing the label. The 256-bit look-up table is loaded using SPI Op-Codes 0x14 (Receiver 1) and 0x28 (Receiver 2), as described in Table 1. After the look-up table is initialized, the Control Register bit LABREC must be set to enable label recognition.
All four bytes of the incoming ARINC429 word are stored in the FIFO. Table 3. defines the rules for Receive FIFO loading.
READING THE LABEL LOOK-UP TABLE
The contents of the Label Look-up table may be read via the SPI interface using Op-Code 0x98 (Receiver 1) or 0xB8 (Receiver 2) as described in Table 1.
HOLT INTEGRATED CIRCUITS 11
HI-3593
FUNCTIONAL DESCRIPTION (cont.)
TRANSMITTER
FIFO OPERATION
Figure 4 shows a block diagram of the HI-3593 transmitter. The Transmit FIFO is loaded with ARINC 429 words awaiting transmission. SPI op-code 0x0C writes each ARINC 429 word into the FIFO, at the next available FIFO location. If Transmit Status Register bit TFEMPTY equals “1” (FIFO empty), then up to 32 words (32 bits each) may be loaded. If Transmit Status Register bit TFEMPTY equals “0” then only the available positions may be loaded. If all 32 positions are full, Transmit Status Register bit TFFULL is asserted. Further attempts to load the Transmit FIFO are ignored until at least one ARINC 429 word is transmitted. The Transmit FIFO half-full flag (Transmit Status Register bit TFHALF) equals “0” when the Transmit FIFO contains less than 16 words. When TFHALF equals “0”, the system microprocessor can safely initiate a 16-word ARINC 429 write sequence. In normal operation (Transmit Control Register bit TPARITY = ”1”), the 32nd bit transmitted is an odd parity bit. If Transmit Control Register bit PARITY equals “0”, all 32 bits loaded into the Transmit FIFO are treated as data and are transmitted. The Transmit and Receive FIFOs may be cleared using Software Reset (SPI op-code 0x44). The Transmit FIFO should be cleared after a self-test before starting normal operation to avoid inadvertent transmission of test data.
SELF TEST
If Transmit Control Register bit SELFTEST is equal ”1”, the transmitter serial output data is internally looped-back into the receiver 1. The data will appear inverted (compliment) on receiver 2. Data passes unmodified from transmitter to receiver 1. Setting Transmit Control register bit SELFTEST to ”1” forces TXAOUT and TXBOUT to the Null state to prevent self-test data from appearing on the ARINC 429 bus.
SYSTEM OPERATION
The receivers are independent of the transmitter. Therefore, control of data exchanges is strictly at the option of the user. The only restrictions are: 1. The received data will be overwritten if the Receive FIFO is full and at least one location is not retrieved before the next complete ARINC 429 word is received. 2. The Transmit FIFO can store 32 words maximum and ignores attempts to load additional data when full.
DC/DC CONVERTER
The HI-3593 requires only a single +3.3V power supply. An integrated inverting / non-inverting voltage doubler generates the rail voltages (+/- 6.6V) which then power the line driver to produce the required +/- 5V ARINC 429 signal levels. The internal dual-polarity charge pump requires four external capacitors, two for each polarity generated by the doubler. Pins CP+ and CP- connect the external “fly” capacitor, CFLY, to the positive portion of the doubler, resulting in twice VDD at the V+ pin. An output “hold” capacitor, COUT, is placed between V+ and GND. COUT should be ten times the size of CFLY. The inverting negative portion of the converter works in a similar fashion, with CFLY and COUT placed between CN+ / CN- and V- / GND respectively. Note that low ESR capacitors should be used. Recommended values are given in the block diagram on page 2.
DATA TRANSMISSION
If Transmit Control Register bit TMODE equals “1”, ARINC 429 data is transmitted immediately following the CS rising edge of the SPI instruction that loaded data into the Transmit FIFO. Writing Transmit Control Register bit TMODE to “0” allows the software to control transmission timing; each time an SPI op-code 0x40 is executed, all loaded Transmit FIFO words are transmitted. If new words are loaded into the Transmit FIFO before transmission stops, the new words will also be output. Once the Transmit FIFO is empty and transmission of the last word is complete, the FIFO can be loaded with new data which is held until the next SPI 0x40 instruction is executed. Once transmission is enabled, the FIFO positions are incremented with the top register loading into the data transmission shift register. Within 2.5 data clocks the first data bit appears at TXAOUT and TXBOUT. The 31 or 32 bits in the data transmission shift register are presented sequentially to the outputs in the ARINC 429 format with the following timing: HIGH SPEED 10 Clocks 5 Clocks 5 Clocks 40 Clocks LOW SPEED 80 Clocks 40 Clocks 40 Clocks 320 Clocks
LINE DRIVER OPERATION
The line driver in the HI-3593 directly drives the ARINC 429 bus. The two ARINC 429 outputs (TXAOUT and TXBOUT) provide a differential voltage to produce a +10V One, a -10V Zero, and a 0 Volt Null. Transmit Control Register bit RATE controls both the transmitter data rate and the slope of the differential output signal. No additional hardware is required to control the slope. Writing Transmit Control Register bit RATE to “0” causes a 100 Kbit/s data rate and a slope of 1.5 µs on the ARINC 429 outputs. Setting RATE to “1” causes a 12.5 Kbit/s data rate and a slope of 10µs. Slope rate is set by an on-chip resistor and capacitor and tested to be within ARINC 429 specification requirements.
ARINC DATA BIT TIME DATA BIT TIME NULL BIT TIME WORD GAP TIME
A word counter detects when all loaded positions have been transmitted and sets the Transmit Status Register TFEMPTY bit high.
LINE DRIVER OUTPUT PINS
The HI-3593 TXAOUT and TXBOUT pins have 37.5 Ohms in series with each line driver output, and may be directly connected to an ARINC 429 bus. The alternate AMPA and AMPB pins have 5 Ohms of internal series resistance and require external 32.5 ohm resistors at each pin. AMPA and AMPB are for applications where external series resistance is applied, typically for lightning protection
TRANSMITTER PARITY
The parity generator counts the Ones in the 31-bit word. The 32nd bit transmitted will make parity odd. Setting Transmit Control Register bit TPARITY to “0” bypasses the parity generator, and allows 32 bits of data to be transmitted.
HOLT INTEGRATED CIRCUITS 12
HI-3593
FUNCTIONAL DESCRIPTION (cont.)
devices. The line driver outputs TXAOUT, TXBOUT, AMPA and AMPB may be programmed to a high impedance state, allowing multiple line drivers to be connected to a single ARINC 429 bus. To tri-state the outputs bit HIZ in the Transmit Control Register must be programmed to a “1”. Note that all other functions of the HI-3593 continue to operate as usual even though the outputs are tri-stated.
mum ARINC 429 data threshold and just above the standard 2.5 volt maximum ARINC 429 null threshold.
Please refer to the Holt AN-300 Application Note for additional information and recommendations on lightning protection of Holt line drivers and line receivers.
MASTER RESET (MR) Application of a Master Reset from the MR pin or execution of Opcode (0x04) causes immediate termination of data transmission and reception and clears the receive control registers, transmit control register, ACLK and Flag/Interrupt Registers to the default states. All FIFOs will be emptied and status flags are set to the default state (TFULL is reset, TEMPTY is set). NOTE: Reading an EMPTY FIFO may result in invalid data. SOFTWARE RESET Opcode (0x044) clears the transmit and receive FIFOs and the Priority-Label Registers only. All other registers are unaffected by Software Reset.
LINE RECEIVER INPUT PINS
The HI-3593 has two sets of Line Receiver input pins for each of the two receivers, RINxA/B and RINxA/B-40. Only one pair may be used to connect to the ARINC 429 bus. The unused pair must be left floating. The RINxA/B pins may be connected directly to the ARINC 429 bus. The RINxA/B-40 pins require external 40K ohm resistors in series with each ARINC input. These do not affect the ARINC receiver thresholds. By keeping excessive voltage outside the device, this option is helpful in applications where lightning protection is required. When using the RINxA/B-40 pins, each side of the ARINC 429 bus must be connected through a 40K ohm series resistor in order for the chip to detect the correct ARINC 429 levels. The typical 10 Volt differential signal is translated and input to a window comparator and latch. The comparator levels are set so that with the external 40K ohm resistors, they are just below the standard 6.5 volt mini-
TPARITY
32 BIT PARALLEL LOAD SHIFT REGISTER
BIT CLOCK
PARITY GENERATOR
DATA AND NULL TIMER SEQUENCER
LINE DRIVER
TXAOUT
TXBOUT HIZ
WORD CLOCK
BIT AND WORD GAP COUNTER
START SEQUENCE
32 x 32 FIFO
ADDRESS
TFFULL
WORD COUNTER AND FIFO CONTROL
INCREMENT WORD COUNT
TFHALF
LOAD
TFEMPTY
SCK CS SI SO
SPI INTERFACE
FIFO LOADING SEQUENCER
SPI COMMANDS SPI COMMANDS DATA CLOCK
DIV[3:0]
DATA CLOCK DIVIDER
ACLK
FIGURE 4.
TRANSMITTER BLOCK DIAGRAM
HOLT INTEGRATED CIRCUITS 13
HI-3593
SERIAL PERIPHERAL INTERFACE
SERIAL PERIPHERAL INTERFACE (SPI) BASICS The HI-3593 uses an SPI synchronous serial interface for host access to internal registers and data FIFOs. Host serial communication is enabled through the Chip Select (CS) pin, and is accessed via a three-wire interface consisting of Serial Data Input (SI) from the host, Serial Data Output (SO) to the host and Serial Clock (SCK). All read / write cycles are completely self-timed. The SPI (Serial Peripheral Interface) protocol specifies master and slave operation; the HI-3593 operates as an SPI slave. The SPI protocol defines two parameters, CPOL (clock polarity) and CPHA (clock phase). The possible CPOLCPHA combinations define four possible "SPI Modes". Without describing details of the SPI modes, the HI-3593 operates in mode 0 where input data for each device ( master and slave) is clocked on the rising edge of SCK, and output data for each device changes on the falling edge (CPHA = 0, CPOL = 0). Be sure to set the host SPI logic for mode 0. As seen in Figure 5, SPI Mode 0 holds SCK in the low state when idle. The SPI protocol transfers serial data as 8-bit bytes. Once CS chip select is asserted, the next 8 rising edges on SCK latch input data into the master and slave devices, starting with each byte’s most-significant bit. The HI-3593 SPI can be clocked at 10 MHz. Multiple bytes may be transferred when the host holds CS low after the first byte transferred, and continues to clock SCK in multiples of 8 clocks. A rising edge on CS chip select terminates the serial transfer and reinitializes the HI-3593 SPI for the next transfer. If CS goes high before a full byte is clocked by SCK, the incomplete byte clocked into the device SI pin is discarded. In the general case, both master and slave simultaneously send and receive serial data (full duplex), per Figure 5 below. However the HI-3593 operates half duplex, maintaining high impedance on the SO output, except when actually transmitting serial data. When the HI-3593 is sending data on SO during read operations, activity on its SI input is ignored. Figures 6 and 7 show actual behavior for the HI-3593 SO output.
SCK (SPI Mode 0)
0
1
2
3
4
5
6
7
SI
MSB
LSB
SO
High Z
MSB
LSB
High Z
CS
FIGURE 5. Generalized Single-Byte Transfer Using SPI Protocol Modes 0
HOLT INTEGRATED CIRCUITS 14
HI-3593
HOST SERIAL PERIPHERAL INTERFACE, cont.
HI-3593 SPI COMMANDS For the HI-3593, each SPI read or write operation begins with an 8-bit command byte transferred from the host to the device after assertion of CS. Since HI-3593 command byte reception is half-duplex, the host discards the dummy byte it receives while serially transmitting the command byte. Figures 6 and 7 show read and write timing as it appears for a single-byte and dual-byte register operation. The command byte is immediately followed by a data byte comprising the 8-bit data word read or written. For a single register read or write, CS is negated after the data byte is transferred. Multiple byte read or write cycles may be performed by transferring more than one byte before CS is negated. Table 1. defines the required number of bytes for each instruction. Note: SPI Instruction op-codes not shown in Table 1 are “reserved” and must not be used. Further, these op-codes will not provide meaningful data in response to read commands. Two instruction bytes cannot be “chained”; CS must be negated after the command, then reasserted for the following Read or Write command.
0 SCK
MSB
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
LSB
SI Op-Code Byte SO High Z Data Byte CS
Host may continue to assert CS here to read sequential word(s) when allowed by the instruction. Each word needs 8 SCK clocks. MSB LSB MSB
High Z
FIGURE 6. Single-Byte Read From a Register
0 SCK SPI Mode 0
MSB
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
LSB MSB
LSB MSB
LSB
SI Op-Code Byte SO High Z Data Byte 0 Data Byte 1
CS
Host may continue to assert CS here to write sequential byte(s) when allowed by the SPI instruction. Each byte needs 8 SCK clocks.
FIGURE 7. 2-Byte Write example
HOLT INTEGRATED CIRCUITS 15
HI-3593
TIMING DIAGRAMS
SERIAL INPUT TIMING DIAGRAM
t CPH t CYC
CS
tCHH
SCK
t CES
t SCKF
t CEH
t DS
SI
MSB
t DH
t SCKR
LSB
SERIAL OUTPUT TIMING DIAGRAM
t CPH
CS
t CYC t SCKH tSCKL t CHZ
MSB LSB Hi Impedance
SCK
SO
Hi Impedance
t DV
DATA RATE - EXAMPLE PATTERN
TXAOUT
ARINC BIT
TXBOUT
DATA NULL DATA NULL DATA NULL
BIT 30
BIT 31
BIT 32
WORD GAP
BIT 1 NEXT WORD
RECEIVER OPERATION
ARINC DATA FLAGS (1)
BIT 31 BIT 32
tINTW
R1INT / R2INT
tRFLG
CS
tRXR
tSPIF
SPI INSTRUCTION (E.g. 0xA0)
SI
ARINC BIT 32 ARINC BIT 31 ARINC BIT 30 ARINC BIT 1
SO
(1) Receiver status flag outputs: R1FLAG, R2FLAG, MB1-1, MB1-2, MB1-3, MB2-1, MB2-2, MB2-3
HOLT INTEGRATED CIRCUITS 16
HI-3593
TIMING DIAGRAMS (cont.)
OUTPUT WAVEFORMS
ARINC BIT DATA BIT 1 +5V AOUT
ARINC BIT DATA BIT 2
ARINC BIT DATA BIT 32 +5V
-5V +5V BOUT -5V -5V
tfx
+10V V DIFF (AOUT - BOUT)
90% 10%
+10V
tfx
10% zero level 90%
trx
null level
trx
one level
-10V
TRANSMITTING DATA
CS
SPI INSTRUCTION 0x0C SI
SPI INSTRUCTION 0x40
TEMPTY / TFULL
t TFLG
t DATT
AOUT
t SDAT
BOUT
HOLT INTEGRATED CIRCUITS 17
HI-3593 HEAT SINK - CHIP-SCALE PACKAGE ONLY
The HI-3593PCx uses a 44-pin plastic chip-scale package. This package has a metal heat sink pad on its bottom surface. This heat sink is electrically isolated from the die. To enhance thermal dissipation, the heat sink can be soldered to matching circuit board pad.
ABSOLUTE MAXIMUM RATINGS
Supply Voltages VDD ......................................... -0.3V to +5.0V V+ ......................................................... +7.0V V- ......................................................... -7.0V Voltage at pins RINxx-xx .................................. -120V to +120V Voltage at pins TXAOUT, TXBOUT, AMPA, AMPB ......... V- to V+ Voltage at any other pin ............................... -0.3V to VDD +0.3V Solder temperature (Leads) .................... 280°C for 10 seconds (Package) .......................................... 220°C
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
Power Dissipation at 25°C Plastic Quad Flat Pack ............... 1.5 W, derate 10mW/°C DC Current Drain per digital input pin ........................... ±10mA Storage Temperature Range ........................ -65°C to +150°C Operating Temperature Range (Industrial): ..... -40°C to +85°C (Hi-Temp): ..... -55°C to +125°C
H OLT INTEGRATED CIRCUITS 18
HI-3593
DC ELECTRICAL CHARACTERISTICS
VDD = 3.3V, TA = Operating Temperature Range (unless otherwise specified).
LIMITS PARAMETER
ARINC 429 INPUTS -
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNIT
Pins RIN1/2A, RIN1/2B, RIN1/2A-40 (with external 40KOhms), RIN1/2B-40 (with external 40KOhms) ONE ZERO NULL Differential To GND To VDD Input Sink Input Source Differential To GND To VDD VIH VIL VNUL RI RG RH IIH IIL CI CG CH (RINxA to RINxB) Common mode voltages less than ±25V with respect to GND 6.5 -13.0 -2.5 10.0 -10.0 0 140 140 100 13.0 -6.5 2.5 200 -450 20 20 20 V V V KW KW KW µA µA pF pF pF
Differential Input Voltage: (RIN1A to RIN1B, RIN2A to RIN2B) Input Resistance:
Input Current: Input Capacitance: (Guaranteed but not tested) LOGIC INPUTS Input Voltage: Input Current:
Input Voltage HI Input Voltage LO Input Sink Input Source Pull-down Current (MR, SI, SCK, ACLK pins) Pull-up current (CS pin)
VIH VIL IIH IIL IPD IPU
80% VDD 20% VDD
V V µA µA µA µA
1.5 -1.5 60 -60
ARINC 429 OUTPUTS - Pins TXAOUT, TXBOUT, (or AMPA, AMPB with external 32.5 Ohms) ARINC output voltage (Ref. To GND) ARINC output voltage (Differential) ARINC output current LOGIC OUTPUTS Output Voltage: Output Current: Output Capacitance: OPERATING VOLTAGE RANGE VDD OPERATING SUPPLY CURRENT Transmitting Data in High-Speed Mode. Transmitting Data in High-Speed Mode. IDD IDDL Outputs Unloaded 400 Ohm Differential Output Load 50 75 mA mA 3.15 3.45 V Logic "1" Output Voltage Logic "0" Output Voltage Output Sink Output Source VOH VOL IOL IOH CO IOH = -100µA IOL = 1.0mA VOUT = 0.4V VOUT = VDD - 0.4V
90%VDD 10% VDD
One or zero Null One or zero Null
VDOUT VNOUT VDDIF VNDIF IOUT
No load and magnitude at pin, No load and magnitude at pin, Momentary short-circuit current
4.50 -0.25 9.0 -0.5 80
5.00 10.0
5.50 0.25 11.0 0.5
V V V V mA
V V mA mA pF
1.6 -1.0 15
HOLT INTEGRATED CIRCUITS 19
HI-3593
AC ELECTRICAL CHARACTERISTICS
VDD = 3.3V, TA = Operating Temperature Range and fclk=1MHz +0.1%
LIMITS PARAMETER
SPI INTERFACE TIMING SCK clock period CS active after last SCK rising edge CS setup time to first SCK rising edge CS hold time after last SCK falling edge CS inactive between SPI instructions SPI SI Data set-up time to SCK rising edge SPI SI Data hold time after SCK rising edge SCK rise time SCK fall ime SCK pulse width high SCK pulse width low SO valid after SCK falling edge SO high-impedance after SCK falling edge MR pulse width RECEIVER TIMING Delay - Last bit of received ARINC word to Receive Flag change - Hi Speed Delay - Last bit of received ARINC word to Receive Flag change - Lo Speed Received data available to SPI interface. RxFLAG to CS active SPI receiver read FIFO instruction to RxFLAG RxINT pulse width TRANSMITTER TIMING SPI transmit data write (FIFO Flag Empty or Full) FIFO Flag delay after enable transmit instruction - Hi Speed FIFO Flag delay to ARINC 429 data output - Hi Speed FIFO Flag delay to ARINC 429 data output - Lo Speed Line driver transition differential times: high to low High Speed low to high Low Speed high to low low to high tRFLG tRFLG tRXR tSPIF tINT 16 126 0 0 500 tCYC µs µs ns ns ns tCYC tCHH tCES tCEH tCPH tDS tDH tSCKR tSCKF tSCKH tSCKL tDV tCHZ tMR 100 10 10 10 55 10 10 10 10 20 25 35 30 50 ns ns ns ns ns ns ns ns ns ns ns ns ns ns
SYMBOL MIN TYP MAX
UNITS
tTFLG tDATT tSDAT tSDAT tfx trx tfx trx 1.0 1.0 5.0 5.0 1.5 1.5 10 10
0 2 40 320 2.0 2.0 15 15
ns µs µs µs µs µs µs µs
HOLT INTEGRATED CIRCUITS 20
HI-3593
ORDERING INFORMATION HI - 3593 xx x x PART
NUMBER
LEAD FINISH
Blank F
PART NUMBER
Tin / Lead (Sn / Pb) Solder 100% Matte Tin (Pb-free, RoHS compliant)
TEMPERATURE RANGE FLOW BURN IN
I T M
PART NUMBER
-40°C TO +85°C -55°C TO +125°C -55°C TO +125°C
PACKAGE DESCRIPTION
I T M
No No Yes
PC PQ
44 PIN PLASTIC CHIP-SCALE, QFN (44PCS) 44 PIN PLASTIC QUAD FLAT PACK, PQFP (44PTQS)
HOLT INTEGRATED CIRCUITS 21
HI-3593
REVISION HISTORY
P/N Rev Date Description of Change Initial Release Modified AC Electrical Characteristics for 10 MHZ SPI operation.
DS3593 NEW 02/03/08 A 08/11/11
HOLT INTEGRATED CIRCUITS 22
HI-3593 PACKAGE DIMENSIONS
44-PIN PLASTIC CHIP-SCALE PACKAGE (QFN)
.276 BSC (7.00)
inches (millimeters)
Package Type: 44PCS
.203 ± .006 (5.15 ± .15)
.020 BSC (0.50) .276 BSC (7.00)
Top View
.203 ± .006 (5.15 ± .15)
Bottom View
.010 (0.25) typ
.039 max (1.00)
.008 typ (0.2)
.016 ± .002 (0.40 ± .05)
BSC = “Basic Spacing between Centers” is theoretical true position dimension and has no tolerance. (JEDEC Standard 95)
44-PIN PLASTIC QUAD FLAT PACK (PQFP)
inches (millimeters)
Package Type:
.006 MAX. (.15)
44PTQS
.0315 BSC (.80) .547 ± .010 (13.90 ± .25) SQ. .394 ± .004 (10.0 ± .10) SQ. .014 ± ..002 (.35 ± .05) .035 ± .006 (.88 ± .15)
See Detail A
.063 MAX. (1.6) BSC = “Basic Spacing between Centers” is theoretical true position dimension and has no tolerance. (JEDEC Standard 95) .055 ± .002 (1.4 ± .05)
.012 R MAX. (.30)
.005 R MIN. Detail A (.13)
0° £ Q £ 7°
HOLT INTEGRATED CIRCUITS 23