0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
GM71V18163CL-7

GM71V18163CL-7

  • 厂商:

    HYNIX(海力士)

  • 封装:

  • 描述:

    GM71V18163CL-7 - 1,048,576 WORDS x 16 BIT CMOS DYNAMIC RAM - Hynix Semiconductor

  • 详情介绍
  • 数据手册
  • 价格&库存
GM71V18163CL-7 数据手册
GM71V18163C GM71VS18163CL 1,048,576 WORDS x 16 BIT CMOS DYNAMIC RAM Description T he GM71V(S)18163C/CL is the new generation dynamic RAM organized 1,048,576 x 16 bit. GM71V(S)18163C/CL has realized higher density, higher performance and various functions by utilizing advanced CMOS process technology. The GM71V(S)18163C/CL offers Extended Data out(EDO) Mode as a high speed access mode. Multiplexed address inputs permit the GM71V(S)18163C/CL to be packaged in standard 400 mil 42pin plastic SOJ, and standard 400mil 44(50)pin plastic TSOP II. The package size provides high system bit densities and is compatible with widely available automated testing and insertion equipment. Features * 1,048,576 Words x 16 Bit Organization * Extended Data Out Mode Capability * Single Power Supply (3.3V+/-0.3V) * Fast Access Time & Cycle Time (Unit: ns) tRAC tCAC GM71V(S)18163C/CL-5 GM71V(S)18163C/CL-6 GM71V(S)18163C/CL-7 50 60 70 13 15 18 tRC 84 104 124 tHPC 20 25 30 Pin Configuration 42 SOJ VCC I/O0 I/O1 I/O2 I/O3 VCC I/O4 I/O5 I/O6 I/O7 NC NC WE RAS NC NC A0 A1 A2 A3 VCC 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 * Low Power Active : 684/612/540mW (MAX) Standby : 7.2mW (CMOS level : MAX) 0.83mW (L-version : MAX) * RAS Only Refresh, CAS before RAS Refresh, Hidden Refresh Capability * All inputs and outputs TTL Compatible * 1024 Refresh Cycles/16ms * 1024 Refresh Cycles/128ms (L-version) * Self Refresh Operation (L-version) * Battery Back Up Operation (L-version) * 2 CAS byte Control 44(50) TSOP II VSS I/O15 I/O14 I/O13 I/O12 VSS I/O11 I/O10 I/O9 I/O8 NC LCAS UCAS OE A9 A8 A7 A6 A5 A4 VSS NC NC WE RAS A11 A10 A0 A1 A2 A3 VCC 15 16 17 18 19 20 21 22 23 24 25 36 35 34 33 32 31 30 29 28 27 26 VCC I/O0 I/O1 I/O2 I/O3 VCC I/O4 I/O5 I/O6 I/O7 NC 1 2 3 4 5 6 7 8 9 10 11 50 49 48 47 46 45 44 43 42 41 40 VSS I/O15 I/O14 I/O13 I/O12 VSS I/O11 I/O10 I/O9 I/O8 NC NC LCAS UCAS OE A9 A8 A7 A6 A5 A4 VSS (Top View) Rev 0.1 / Apr’01 GM71V18163C GM71VS18163CL Pin Description Pin A0-A9 A0-A9 I/O0-I/O15 RAS UCAS, LCAS Function Address Inputs Refresh Address Inputs Data-In/Out Row Address Strobe Column Address Strobe Pin WE OE VCC VSS NC Function Read/Write Enable Output Enable Power (+3.3V) Ground No Connection Ordering Information Type No. GM71V(S)18163CJ/CLJ -5 GM71V(S)18163CJ/CLJ -6 GM71V(S)18163CJ/CLJ -7 GM71V(S)18163CT/CLT -5 GM71V(S)18163CT/CLT -6 GM71V(S)18163CT/CLT -7 Access Time 50ns 60ns 70ns 50ns 60ns 70ns Package 400 Mil 42 Pin Plastic SOJ 400 Mil 44(50) Pin Plastic TSOP II Absolute Maximum Ratings* Symbol TA TSTG VIN/OUT VCC IOUT PD Parameter Ambient Temperature under Bias Storage Temperature Voltage on any Pin Relative to VSS Supply Voltage Relative to VSS Short Circuit Output Current Power Dissipation Rating 0 ~ 70 -55 ~ 125 -0.5 ~ Vcc+0.5 (= 0ns Early write cycle tWCS = VCC - 0.2V, DOUT = High-Z) CAS-before-RAS Refresh Current (tRC = tRC min) 50ns 60ns 70ns 50ns 60ns 70ns 50ns 60ns 70ns 50ns 60ns 70ns Min 2.4 0 - Max VCC 0.4 190 170 150 2 190 170 150 185 165 145 1 150 190 170 150 400 Unit V V Note mA 1, 2 ICC2 mA ICC3 mA 2 ICC4 mA 1, 3 ICC5 mA uA 5 ICC6 mA ICC7 Battery Back Up Operating Current(Standby with CBR Ref.) (CBR refresh, tRC=125us, tRAS
GM71V18163CL-7
### 物料型号 - GM71V(S)18163C/CL

### 器件简介 GM71V(S)18163C/CL是新一代动态RAM,组织为1,048,576 x 16位。通过使用先进的CMOS工艺技术,实现了更高的密度、更高的性能和多种功能。支持扩展数据输出(EDO)模式作为高速访问模式。多路复用地址输入允许该芯片被封装在标准的400 mil 42引脚塑料SOJ和标准的400mil 44(50)引脚塑料TSOP II中。

### 引脚分配 - 42引脚SOJ和44(50)引脚TSOP II两种封装方式。

### 参数特性 - 访问时间与周期时间(单位:纳秒) - GM71V(S)18163C/CL-5:tRAC 50ns, tcAc 13ns, tRC 84ns, tHPC 20ns - GM71V(S)18163C/CL-6:tRAC 60ns, tcAc 15ns, tRC 104ns, tHPC 25ns - GM71V(S)18163C/CL-7:tRAC 70ns, tcAc 18ns, tRC 124ns, tHPC 30ns - 低功耗活动模式:684/612/540mW(最大值),待机模式:7.2mW(CMOS水平:最大值),0.83mW(L版本:最大值) - 仅RAS刷新、CAS前RAS刷新、隐藏刷新能力 - 所有输入和输出与TTL兼容 - 刷新周期:1024次/16ms或1024次/128ms(L版本) - 自我刷新操作(L版本) - 电池后备操作(L版本)

### 功能详解 - 1,048,576字 x 16位组织 - 支持扩展数据输出模式 - 单电源供电(3.3V+/-0.3V) - 快速访问时间和周期时间

### 应用信息 - 适用于需要高系统位密度和与广泛可用的自动化测试和插入设备兼容的应用。

### 封装信息 - 400 mil 42引脚塑料SOJ - 400 mil 44(50)引脚塑料TSOP II
GM71V18163CL-7 价格&库存

很抱歉,暂时无法提供与“GM71V18163CL-7”相匹配的价格&库存,您可以联系我们找货

免费人工找货