IPU103N08N3G

IPU103N08N3G

  • 厂商:

    INFINEON

  • 封装:

  • 描述:

    IPU103N08N3G - OptiMOS(TM)3 Power-Transistor - Infineon Technologies AG

  • 详情介绍
  • 数据手册
  • 价格&库存
IPU103N08N3G 数据手册
IPU103N08N3 G OptiMOS(TM)3 Power-Transistor Features • Ideal for high frequency switching and sync. rec. • Optimized technology for DC/DC converters • Excellent gate charge x R DS(on) product (FOM) • N-channel, normal level • 100% avalanche tested • Pb-free plating; RoHS compliant • Qualified according to JEDEC1) for target applications Product Summary V DS R DS(on),max ID 80 10.3 50 V mΩ A Type IPU103N08N3 G 1 23 Package Marking PG-TO251-3 103N08N Maximum ratings, at T j=25 °C, unless otherwise specified Parameter Continuous drain current Symbol Conditions ID T C=25 °C2) T C=100 °C Pulsed drain current2) Avalanche energy, single pulse3) Gate source voltage Power dissipation Operating and storage temperature IEC climatic category; DIN IEC 68-1 1) 2) Value 50 50 200 90 ±20 Unit A I D,pulse E AS V GS P tot T j, T stg T C=25 °C I D=46 A, R GS=25 Ω mJ V W °C T C=25 °C 100 -55 ... 175 55/175/56 J-STD20 and JESD22 See figure 3 for more detailed information 3) See figure 13 for more detailed information Rev. 2.11 page 1 2010-05-18 IPU103N08N3 G Parameter Symbol Conditions min. Values typ. max. Unit Thermal characteristics Thermal resistance, junction - case Thermal resistance, junction - ambient R thJC R thJA minimal footprint 6 cm2 cooling area4) 1.5 75 50 K/W Electrical characteristics, at T j=25 °C, unless otherwise specified Static characteristics Drain-source breakdown voltage Gate threshold voltage Zero gate voltage drain current V (BR)DSS V GS=0 V, I D=1 mA V GS(th) I DSS V DS=V GS, I D=46 µA V DS=80 V, V GS=0 V, T j=25 °C V DS=80 V, V GS=0 V, T j=125 °C Gate-source leakage current Drain-source on-state resistance I GSS R DS(on) V GS=20 V, V DS=0 V V GS=10 V, I D=46 A V GS=6 V, I D=23 A Gate resistance Transconductance RG g fs |V DS|>2|I D|R DS(on)max, I D=46 A 80 2 2.8 0.1 3.5 1 µA V 29 10 1 8.7 11.5 1.6 57 100 100 10.3 18.5 Ω S nA mΩ 4) 2 Device on 40 mm x 40 mm x 1.5 mm epoxy PCB FR4 with 6 cm (one layer, 70 µm thick) copper area for drain connection. PCB is vertical in still air. Rev. 2.11 page 2 2010-05-18 IPU103N08N3 G Parameter Symbol Conditions min. Values typ. max. Unit Dynamic characteristics Input capacitance Output capacitance Reverse transfer capacitance Turn-on delay time Rise time Turn-off delay time Fall time Gate Charge Characteristics 5) Gate to source charge Gate to drain charge Switching charge Gate charge total Gate plateau voltage Output charge Reverse Diode Diode continous forward current Diode pulse current Diode forward voltage Reverse recovery time Reverse recovery charge 5) C iss C oss C rss t d(on) tr t d(off) tf V DD=40 V, V GS=10 V, I D=46 A, R G=1.6 Ω V GS=0 V, V DS=40 V, f =1 MHz - 1810 490 20 13 21 22 5 2410 652 - pF ns Q gs Q gd Q sw Qg V plateau Q oss V DD=40 V, V GS=0 V V DD=40 V, I D=46 A, V GS=0 to 10 V - 10 5 10 26 5.3 35 35 47 nC V nC IS I S,pulse V SD t rr Q rr T C=25 °C V GS=0 V, I F=46 A, T j=25 °C V R=40 V, I F=46A, di F/dt =100 A/µs - 1.0 53 78 50 200 1.2 - A V ns nC See figure 16 for gate charge parameter definition Rev. 2.11 page 3 2010-05-18 IPU103N08N3 G 1 Power dissipation P tot=f(T C) 2 Drain current I D=f(T C); V GS≥10 V 120 50 40 80 30 P tot [W] I D [A] 20 40 10 0 0 50 100 150 200 0 0 50 100 150 200 T C [°C] T C [°C] 3 Safe operating area I D=f(V DS); T C=25 °C; D =0 parameter: t p 103 limited by on-state resistance 1 µs 4 Max. transient thermal impedance Z thJC=f(t p) parameter: D =t p/T 101 102 10 µs 100 0.5 I D [A] 100 µs Z thJC [K/W] 0.2 0.1 0.05 0.02 0.01 single pulse 1 ms 10 ms 101 DC 10-1 100 10 -1 10-2 10 0 10 1 10 2 10-5 10-4 10-3 10-2 10-1 100 V DS [V] t p [s] Rev. 2.11 page 4 2010-05-18 IPU103N08N3 G 5 Typ. output characteristics I D=f(V DS); T j=25 °C parameter: V GS 200 10 V 8V 7V 6 Typ. drain-source on resistance R DS(on)=f(I D); T j=25 °C parameter: V GS 20 5V 5.5 V 6V 6.5 V 7V 160 16 6.5 V R DS(on) [mΩ ] 120 12 8V 10 V I D [A] 6V 80 8 5.5 V 40 5V 4 4.5 V 0 0 1 2 3 4 5 0 0 40 80 120 160 200 V DS [V] I D [A] 7 Typ. transfer characteristics I D=f(V GS); |V DS|>2|I D|R DS(on)max parameter: T j 180 8 Typ. forward transconductance g fs=f(I D); T j=25 °C 120 150 120 80 90 60 g fs [S] 40 175 °C 25 °C I D [A] 30 0 0 2 4 6 8 0 0 40 80 120 160 200 V GS [V] I D [A] Rev. 2.11 page 5 2010-05-18 IPU103N08N3 G 9 Drain-source on-state resistance R DS(on)=f(T j); I D=46 A; V GS=10 V 10 Typ. gate threshold voltage V GS(th)=f(T j); V GS=V DS parameter: I D 20 4 15 3 460 µA R DS(on) [mΩ ] max 46 µA 10 V GS(th) [V] 100 140 180 typ 2 5 1 0 -60 -20 20 60 0 -60 -20 20 60 100 140 180 T j [°C] T j [°C] 11 Typ. capacitances C =f(V DS); V GS=0 V; f =1 MHz 12 Forward characteristics of reverse diode I F=f(V SD) parameter: T j 104 103 Ciss 103 Coss 102 175 °C 25 °C C [pF] I F [A] 175 °C, max 25 °C, max 102 Crss 101 101 0 20 40 60 80 100 0 0.5 1 1.5 2 V DS [V] V SD [V] Rev. 2.11 page 6 2010-05-18 IPU103N08N3 G 13 Avalanche characteristics I AS=f(t AV); R GS=25 Ω parameter: T j(start) 100 14 Typ. gate charge V GS=f(Q gate); I D=46 A pulsed parameter: V DD 12 40 V 10 16 V 64 V 150 °C 100 °C 25 °C 8 10 V GS [V] 0.1 1 10 100 1000 I AV [A] 6 4 2 1 0 0 10 20 30 t AV [µs] Q gate [nC] 15 Drain-source breakdown voltage V BR(DSS)=f(T j); I D=1 mA 16 Gate charge waveforms 90 V GS 85 Qg 80 V BR(DSS) [V] 75 V g s(th) 70 65 Q g(th) Q gs -60 -20 20 60 100 140 180 Q sw Q gd Q g ate 60 T j [°C] Rev. 2.11 page 7 2010-05-18 IPU103N08N3 G PG-TO251-3: Outline Rev. 2.11 page 8 2010-05-18 IPU103N08N3 G Published by Infineon Technologies AG 81726 Munich, Germany © 2008 Infineon Technologies AG All Rights Reserved. Legal Disclaimer The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. Rev. 2.11 page 9 2010-05-18
IPU103N08N3G
物料型号: - 型号:IPU103N08N3 G

器件简介: - 该器件是一款OptiMOS™ 3 Power-Transistor,适合高频开关和同步整流应用,优化技术用于DC/DC转换器。

引脚分配: - 封装类型:PG-TO251-3 - 型号标记:103N08N

参数特性: - 漏源电压(VDs):80V - 最大漏极电阻(RDS(on).max):10.3 mΩ - 漏极电流(ID):50A - 栅极电荷与RDS(on)的乘积(FOM):优秀 - 100%雪崩测试 - 无铅镀层;符合RoHS标准 - 根据JEDEC标准认证适用于目标应用

功能详解: - 该器件具有优秀的栅极电荷与RDS(on)的乘积(FOM),是N通道、正常电平的功率晶体管。 - 连续漏极电流在25°C时为50A,脉冲漏极电流在25°C时为200A。 - 雪崩能量(EAS)在46A、Rs=25的条件下为90mJ。 - 栅源电压(VGs)为+20V。 - 总功耗(P tot)在25°C时为100W。 - 工作和存储温度范围为-55至175°C。

应用信息: - 适用于DC/DC转换器、高频率开关和同步整流应用。

封装信息: - 提供了PG-TO251-3封装的详细尺寸,包括最小值、最大值、英寸和毫米单位。
IPU103N08N3G 价格&库存

很抱歉,暂时无法提供与“IPU103N08N3G”相匹配的价格&库存,您可以联系我们找货

免费人工找货