Intel® Core™2 Duo Processor and Intel® Core™2 Extreme Processor on 45-nm Process for Platforms Based on Mobile Intel® 965 Express Chipset Family
Datasheet
January 2008
Document Number: 318914-001
INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS OTHERWISE AGREED IN WRITING BY INTEL, THE INTEL PRODUCTS ARE NOT DESIGNED NOR INTENDED FOR ANY APPLICATION IN WHICH THE FAILURE OF THE INTEL PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked “reserved” or “undefined.” Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information. The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. 64-bit computing on Intel architecture requires a computer system with a processor, chipset, BIOS, operating system, device drivers and applications enabled for Intel® 64 architecture. Performance will vary depending on your hardware and software configurations. Consult with your system vendor for more information. Enabling Execute Disable Bit functionality requires a PC with a processor with Execute Disable Bit capability and a supporting operating system. Check with your PC manufacturer on whether your system delivers Execute Disable Bit functionality. Intel® Virtualization Technology requires a computer system with an enabled Intel® processor, BIOS, virtual machine monitor (VMM) and, for some uses, certain platform software enabled for it. Functionality, performance or other benefits will vary depending on hardware and software configurations and may require a BIOS update. Software applications may not be compatible with all operating systems. Please check with your application vendor. 45-nm products are manufactured on a lead-free process. Lead-free per EU RoHS directive July, 2006. Some E.U. RoHS exemptions may apply to other components used in the product package. Residual amounts of halogens are below November, 2007 proposed IPC/JEDEC J-STD-709 standards. This device is protected by U.S. patent numbers 5,315,448 and 6,516,132, and other intellectual property rights. The use of Macrovision's copy protection technology in the device must be authorized by Macrovision and is intended for home and other limited pay-per-view uses only, unless otherwise authorized in writing by Macrovision. Devices incorporating Macrovision's copy protection technology can only be sold or distributed to companies appearing on Macrovision's list of “Authorized Buyers” at: www.macrovision.com. Reverse engineering or disassembly is prohibited. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Intel, Pentium, Intel Core, Intel Core Duo, Intel SpeedStep, MMX and the Intel logo are trademarks of Intel Corporation in the U.S. and other countries. * Other names and brands may be claimed as the property of others. Copyright © 2008, Intel Corporation. All rights reserved.
2
Datasheet
Contents
1 Introduction .............................................................................................................. 7 1.1 Terminology ....................................................................................................... 8 1.2 References ......................................................................................................... 9 Low Power Features ................................................................................................ 11 2.1 Clock Control and Low-Power States .................................................................... 11 2.1.1 Core Low-Power State Descriptions........................................................... 13 2.1.2 Package Low-Power State Descriptions...................................................... 15 2.2 Enhanced Intel SpeedStep® Technology .............................................................. 19 2.3 Extended Low-Power States................................................................................ 20 2.4 FSB Low-Power Enhancements............................................................................ 21 2.4.1 Dynamic FSB Frequency Switching ........................................................... 21 2.4.2 Intel® Dynamic Acceleration Technology ................................................... 22 2.5 VID-x .............................................................................................................. 22 2.6 Processor Power Status Indicator (PSI-2) Signal .................................................... 22 Electrical Specifications ........................................................................................... 23 3.1 Power and Ground Pins ...................................................................................... 23 3.2 FSB Clock (BCLK[1:0]) and Processor Clocking ...................................................... 23 3.3 Voltage Identification ......................................................................................... 23 3.4 Catastrophic Thermal Protection .......................................................................... 26 3.5 Reserved and Unused Pins.................................................................................. 27 3.6 FSB Frequency Select Signals (BSEL[2:0])............................................................ 27 3.7 FSB Signal Groups............................................................................................. 27 3.8 CMOS Signals ................................................................................................... 29 3.9 Maximum Ratings.............................................................................................. 29 3.10 Processor DC Specifications ................................................................................ 30 Package Mechanical Specifications and Pin Information .......................................... 37 4.1 Package Mechanical Specifications ....................................................................... 37 4.2 Processor Pinout and Pin List .............................................................................. 46 Thermal Specifications ............................................................................................ 71 5.1 Thermal Features .............................................................................................. 73 5.1.1 Thermal Diode ....................................................................................... 73 5.1.2 Intel® Thermal Monitor........................................................................... 74 5.1.3 Digital Thermal Sensor............................................................................ 76 5.2 Out of Specification Detection ............................................................................. 77 5.3 PROCHOT# Signal Pin ........................................................................................ 77
2
3
4
5
Datasheet
3
Figures
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 Core Low-Power States .............................................................................................12 Package Low-Power States ........................................................................................13 C6 Entry Sequence ...................................................................................................18 C6 Exit Sequence .....................................................................................................18 Active VCC and ICC Loadline Standard Voltage and Extreme Edition Processors ................33 Deeper Sleep VCC and ICC Loadline Standard Voltage and Extreme Edition Processors ......34 6-MB and 3-MB on 6-MB Die Micro-FCPGA Processor Package Drawing (Sheet 1 of 2) ........38 6-MB and 3-MB on 6-MB Die Micro-FCPGA Processor Package Drawing (Sheet 2 of 2) ........39 6-MB and 3-MB on 6-MB Die Micro-FCBGA Processor Package Drawing (Sheet 1 of 2)........40 6-MB and 3-MB on 6-MB die Micro-FCBGA Processor Package Drawing (Sheet 2 of 2) ........41 3-MB Micro-FCPGA Processor Package Drawing (Sheet 1 of 2) ........................................42 3-MB Micro-FCPGA Processor Package Drawing (Sheet 2 of 2) ........................................43 3-MB Micro-FCBGA Processor Package Drawing (Sheet 1 of 2) ........................................44 3-MB Micro-FCBGA Processor Package Drawing (Sheet 2 of 2) ........................................45 Processor Pinout (Top Package View, Left Side) ............................................................46 Processor Pinout (Top Package View, Right Side) ..........................................................47
Tables
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 Coordination of Core Low-Power States at the Package Level..........................................13 Voltage Identification Definition ..................................................................................23 BSEL[2:0] Encoding for BCLK Frequency......................................................................27 FSB Pin Groups ........................................................................................................28 Processor Absolute Maximum Ratings..........................................................................29 Voltage and Current Specifications for the Extreme Edition Processors .............................30 Voltage and Current Specifications for the Dual-Core Standard Voltage Processors ............32 FSB Differential BCLK Specifications ............................................................................34 AGTL+ Signal Group DC Specifications ........................................................................35 CMOS Signal Group DC Specifications..........................................................................36 Open Drain Signal Group DC Specifications ..................................................................36 Pin Listing by Pin Name .............................................................................................48 Pin Listing by Pin Number ..........................................................................................55 Signal Description.....................................................................................................62 Power Specifications for the Extreme Edition Processor ..................................................71 Power Specifications for Dual-Core Standard Voltage Processors .....................................72 Thermal Diode Interface ............................................................................................73 Thermal Diode Parameters using Transistor Model ........................................................74
4
Datasheet
Revision History
Document Number 318914 Revision Number -001 Initial release Description Date January 2008
§
Datasheet
5
6
Datasheet
Introduction
1
Introduction
The Intel® Core™2 Duo processor and Intel® Core™2 Extreme processor built on 45nanometer process technology are the next generation high-performance, low-power mobile processors based on the Intel® Core™ microarchitecture. The Intel Core 2 Duo processor and Intel Core 2 Extreme processor support the Mobile Intel® 965 Express Chipset and Intel® 82801HBM ICH8 Controller Hub-Based Systems. The document contains electrical, mechanical and thermal specifications for the following processors: • Intel Core 2 Duo processor - Standard Voltage • Intel Core 2 Extreme processor
Note:
In this document, the Intel Core 2 Duo processor and Intel Core 2 Extreme mobile processor built on 45-nm process technology are referred to as the processor. The Mobile Intel® 965 Express Chipset family is referred to as the (G)MCH. The following list provides some of the key features on this processor: • Dual-core processor for mobile with enhanced performance. • Supports Intel® architecture with Intel® Wide Dynamic Execution. • Supports L1 cache-to-cache (C2C) transfer. • Supports PSI2 functionality. • Supports Enhanced Intel® Virtualization Technology. • On-die, primary 32-KB instruction cache and 32-KB write-back data cache in each core. • On-die, up to 6-MB second-level shared cache with Advanced Transfer Cache Architecture. • Streaming SIMD Extensions 2 (SSE2), Streaming SIMD Extensions 3 (SSE3), Supplemental Streaming SIMD Extensions 3 (SSSE3) and SSE4.1 Instruction Sets. • 800-MHz Source-Synchronous front side bus (FSB). • Advanced power management features including Enhanced Intel SpeedStep® Technology and Dynamic FSB frequency switching. • Digital Thermal Sensor (DTS). • Intel® 64 architecture. • Intel® Dynamic Acceleration Technology and Enhanced Multi-Threaded Thermal Management (EMTTM). • Micro-FCPGA and Micro-FCBGA packaging technologies (Extreme Edition only available in Micro-FCPGA). • Execute Disable Bit support for enhanced security. • Deep Power-Down Technology with P_LVL6 I/O Support. • Half-ratio support (N/2) for Core-to-Bus ratio.
Datasheet
7
Introduction
1.1
Terminology
Term Definition A “#” symbol after a signal name refers to an active low signal, indicating a signal is in the active state when driven to a low level. For example, when RESET# is low, a reset has been requested. Conversely, when NMI is high, a nonmaskable interrupt has occurred. In the case of signals where the name does not imply an active state but describes part of a binary sequence (such as address or data), the “#” symbol implies that the signal is inverted. For example, D[3:0] = “HLHL” refers to a hex ‘A’, and D[3:0]# = “LHLH” also refers to a hex “A” (H= High logic level, L= Low logic level). Advanced Gunning Transceiver Logic. Used to refer to Assisted GTL+ signaling technology on some Intel® processors. Technology that provides power management capabilities to laptops. The Execute Disable bit allows memory to be marked as executable or nonexecutable, when combined with a supporting operating system. If code attempts to run in non-executable memory the processor raises an error to the operating system. This feature can prevent some classes of viruses or worms that exploit buffer overrun vulnerabilities and can thus help improve the overall security of the system. See the Intel® Architecture Software Developer's Manual for more detailed information. Refers to the interface between the processor and system core logic (also known as the chipset components). Penryn processor support the N/2 feature which allows having fractional core to bus ratios. This feature provides the flexibility of having more frequency options and be able to have products with smaller frequency steps. 64-bit memory extensions to the IA-32 architecture. Processor virtualization which, when used in conjunction with Virtual Machine Monitor software enables multiple, robust independent software environments inside a single platform. Processor core die with integrated L1 and L2 cache. All AC timing and signal integrity specifications are at the pads of the processor core. Refers to a non-operational state. The processor may be installed in a platform, in a tray, or loose. Processors may be sealed in packaging or exposed to free air. Under these conditions, processor landings should not be connected to any supply voltages, have any I/Os biased or receive any clocks. Upon exposure to “free air” (i.e., unsealed packaging or a device removed from packaging material) the processor must be handled in accordance with moisture sensitivity labeling (MSL) as indicated on the packaging material. Thermal Design Power. The processor core power supply. The processor ground.
#
AGTL+ Enhanced Intel SpeedStep® Technology
Execute Disable Bit
Front Side Bus (FSB) Half ratio support (N/2) for Core to Bus ratio Intel® 64 Technology Intel® Virtualization Technology Processor Core
Storage Conditions
TDP VCC VSS
8
Datasheet
Introduction
1.2
References
Document Intel® Core™2 Duo Mobile Processor and Intel® Core™2 Extreme Processor on 45-nm Technology Specification Update Mobile Intel® 965 Express Chipset Family Datasheet Mobile Intel® 965 Express Chipset Family Specification Update Intel® I/O Controller Hub 8 (ICH8)/ I/O Controller Hub 8M (ICH8M) Datasheet Intel® I/O Controller Hub 8 (ICH8)/ I/O Controller Hub 8M (ICH8M) Specification Update Document Number 318915 316273 316274 See http://www.intel.com/ design/chipsets/datashts/ 313056.htm See http://www.intel.com/ design/chipsets/specupdt/ 313057.htm See http://www.intel.com/ design/pentium4/manuals/ index_new.htm See http:// developer.intel.com/design/ processor/specupdt/ 252046.htm 253665 253666 253667 253668 253669
Intel® 64 and IA-32 Architectures Software Developer’s Manual
Intel® 64 and IA-32 Architectures Software Developer's Manuals Documentation Change Volume 1: Basic Architecture Volume 2A: Instruction Set Reference, A-M Volume 2B: Instruction Set Reference, N-Z Volume 3A: System Programming Guide Volume 3B: System Programming Guide
§
Datasheet
9
Introduction
10
Datasheet
Low Power Features
2
2.1
Low Power Features
Clock Control and Low-Power States
The processor supports low-power states both at the individual core level and the package level for optimal power management. A core may independently enter the C1/AutoHALT, C1/MWAIT, C2, C3, C4, Intel® Enhanced Deeper Sleep, and Intel Deep Power-Down low-power states. When both cores coincide in a common core low-power state, the central power management logic ensures the entire processor enters the respective package low-power state by initiating a P_LVLx (P_LVL2, P_LVL3, P_LVL4, P_LVL5,P_LVL6) I/O read to the (G)MCH. The processor implements two software interfaces for requesting low-power states: MWAIT instruction extensions with sub-state hints and P_LVLx reads to the ACPI P_BLK register block mapped in the processor’s I/O address space. The P_LVLx I/O reads are converted to equivalent MWAIT C-state requests inside the processor and do not directly result in I/O reads on the processor FSB. The P_LVLx I/O Monitor address does not need to be set up before using the P_LVLx I/O read interface. The sub-state hints used for each P_LVLx read can be configured through the IA32_MISC_ENABLES modelspecific register (MSR). If a core encounters a chipset break event while STPCLK# is asserted, it then asserts the PBE# output signal. Assertion of PBE# when STPCLK# is asserted indicates to the system logic that individual cores should return to the C0 state and the processor should return to the Normal state. Figure 1 shows the core low-power states and Figure 2 shows the package low-power states for the processor. Table 1 maps the core low-power states to package low-power states.
Datasheet
11
Low Power Features
Figure 1.
Core Low-Power States
Stop Grant
STPCLK# asserted STPCLK# de-asserted STPCLK# de-asserted STPCLK# STPCLK# asserted de-asserted STPCLK# asserted HLT instruction
C1/ MWAIT
Core state break
C1/Auto Halt
MWAIT(C1)
Halt break
C0
Core State break P_LVL4 or
ø P_LVL5/P_LVL6 MWAIT(C4/C6)
P_LVL2 or MWAIT(C2) Core state break
C2
†
C4
†‡
/C6
P_LVL3 or Core MWAIT(C3) state break
C3
†
halt break = A20M# transition, INIT#, INTR, NMI, PREQ#, RESET#, SMI#, or APIC interrupt core state break = (halt break OR Monitor event) AND STPCLK# high (not asserted) † — STPCLK# assertion and de-assertion have no effect if a core is in C2, C3, or C4. ‡ — Core C4 state supports the package level Intel Enhanced Deeper Sleep state. Ø — P_LVL5/P_LVL6 read is issued once the L2 cache is reduced to zero.
12
Datasheet
Low Power Features
Figure 2.
Package Low-Power States
STPCLK# asserted SLP# asserted DPSLP# asserted DPRSTP# asserted
Normal
STPCLK# de-asserted
Stop Grant
SLP# de-asserted
Sleep
DPSLP# de-asserted
Deep Sleep
DPRSTP# de-asserted
Deeper † Sleep
Snoop serviced
Snoop occurs
Stop Grant Snoop
† — Deeper Sleep includes the Deeper Sleep state, Intel Enhanced Deeper Sleep state, and C6 state
Table 1.
Coordination of Core Low-Power States at the Package Level
Core 1 State C0 Normal Normal Normal Normal Normal C1 Normal Normal Normal Normal Normal C2 Normal Normal Stop-Grant Stop-Grant Stop-Grant C3 Normal Normal Stop-Grant Deep Sleep Deep Sleep C4/C6 Normal Normal Stop-Grant Deep Sleep Deeper Sleep/Intel® Enhanced Deeper Sleep/ Intel® Deep Power-Down
Package State Core 0 State C0 C11 C2 C3 C4/C6
NOTES: 1. AutoHALT or MWAIT/C1.
2.1.1
2.1.1.1
Core Low-Power State Descriptions
Core C0 State
This is the normal operating state for cores in the processor.
2.1.1.2
Core C1/AutoHALT Power-Down State
C1/AutoHALT is a low-power state entered when a core executes the HALT instruction. The processor core will transition to the C0 state upon occurrence of SMI#, INIT#, LINT[1:0] (NMI, INTR), or FSB interrupt messages. RESET# will cause the processor to immediately initialize itself. A System Management Interrupt (SMI) handler will return execution to either Normal state or the AutoHALT power-down state. See the Intel® 64 and IA-32 Architectures Software Developer's Manuals, Volume 3A/3B: System Programmer's Guide for more information. The system can generate a STPCLK# while the processor is in the AutoHALT powerdown state. When the system deasserts the STPCLK# interrupt, the processor will return execution to the HALT state.
Datasheet
13
Low Power Features
While in AutoHALT power-down state, the dual-core processor will process bus snoops and snoops from the other core. The processor core will enter a snoopable sub-state (not shown in Figure 1) to process the snoop and then return to the AutoHALT powerdown state.
2.1.1.3
Core C1/MWAIT Power-Down State
C1/MWAIT is a low-power state entered when the processor core executes the MWAIT(C1) instruction. Processor behavior in the MWAIT state is identical to the AutoHALT state except that Monitor events can cause the processor core to return to the C0 state. See the Intel® 64 and IA-32 Architectures Software Developer's Manuals, Volume 2A: Instruction Set Reference, A-M and Volume 2B: Instruction Set Reference, N-Z, for more information.
2.1.1.4
Core C2 State
Individual cores of the dual-core processor can enter the C2 state by initiating a P_LVL2 I/O read to the P_BLK or an MWAIT(C2) instruction, but the processor will not issue a Stop-Grant Acknowledge special bus cycle unless the STPCLK# pin is also asserted. While in the C2 state, the dual-core processor will process bus snoops and snoops from the other core. The processor core will enter a snoopable sub-state (not shown in Figure 1) to process the snoop and then return to the C2 state.
2.1.1.5
Core C3 State
Individual cores of the dual-core processor can enter the C3 state by initiating a P_LVL3 I/O read to the P_BLK or an MWAIT(C3) instruction. Before entering C3, the processor core flushes the contents of its L1 caches into the processor’s L2 cache. Except for the caches, the processor core maintains all its architecture in the C3 state. The monitor remains armed if it is configured. All of the clocks in the processor core are stopped in the C3 state. Because the core’s caches are flushed the processor keeps the core in the C3 state when the processor detects a snoop on the FSB or when the other core of the dual-core processor accesses cacheable memory. The processor core will transition to the C0 state upon occurrence of a Monitor event, SMI#, INIT#, LINT[1:0] (NMI, INTR), or FSB interrupt message. RESET# will cause the processor core to immediately initialize itself.
2.1.1.6
Core C4 State
Individual cores of the dual-core processor can enter the C4 state by initiating a P_LVL4 or P_LVL5 I/O read to the P_BLK or an MWAIT(C4) instruction. The processor core behavior in the C4 state is nearly identical to the behavior in the C3 state. The only difference is that if both processor cores are in C4, the central power management logic will request that the entire processor enter the Deeper Sleep package low-power state (see Section 2.1.2.6). To enable the package-level Intel Enhanced Deeper Sleep state, Dynamic Cache Sizing and Intel Enhanced Deeper Sleep state fields must be configured in the PMG_CST_CONFIG_CONTROL MSR. Refer to Section 2.1.2.6 for further details on Intel Enhanced Deeper Sleep state.
14
Datasheet
Low Power Features
2.1.1.7
Core C6 State
C6 is a radical, new, power-saving state which is being implemented on this processor. In C6 the processor saves its entire architectural state onto an on-die SRAM, hence allowing it to run at a voltage VC6 that is lower than Enhanced Deeper Sleep voltage. An individual core of the dual-core processor can enter the C6 state by initiating a P_LVL6 I/O read to the P_BLK or an MWAIT(C6) instruction. The primary method to enter C6 used by newer operating systems (that support MWAIT) will be through the MWAIT instruction. When the core enters C6, it saves the processor state that is relevant to the processor context in an on-die SRAM that resides on a separate power plane VCCP (I/O power supply). This allows the main core VCC to be lowered to a very low-voltage VC6. The ondie storage for saving the processor state is implemented as a per-core SRAM. The microcode performs the save and restore of the processor state on entry and exit from C6, respectively.
2.1.2
2.1.2.1
Package Low-Power State Descriptions
Normal State
This is the normal operating state for the processor. The processor remains in the Normal state when at least one of its cores is in the C0, C1/AutoHALT, or C1/MWAIT state.
2.1.2.2
Stop-Grant State
When the STPCLK# pin is asserted, each core of the dual-core processor enters the Stop-Grant state within 20 bus clocks after the response phase of the processor-issued Stop-Grant Acknowledge special bus cycle. Processor cores that are already in the C2, C3, or C4 state remain in their current low-power state. When the STPCLK# pin is deasserted, each core returns to its previous core low-power state. Since the AGTL+ signal pins receive power from the FSB, these pins should not be driven (allowing the level to return to VCCP) for minimum power drawn by the termination resistors in this state. In addition, all other input pins on the FSB should be driven to the inactive state. RESET# causes the processor to immediately initialize itself, but the processor will stay in Stop-Grant state. When RESET# is asserted by the system, the STPCLK#, SLP#, DPSLP#, and DPRSTP# pins must be deasserted prior to RESET# deassertion as per AC Specification T45. When re-entering the Stop-Grant state from the Sleep state, STPCLK# should be deasserted after the deassertion of SLP#, as per AC Specification T75. While in Stop-Grant state, the processor will service snoops and latch interrupts delivered on the FSB. The processor will latch SMI#, INIT# and LINT[1:0] interrupts and will service only one of each upon return to the Normal state. The PBE# signal may be driven when the processor is in the Stop-Grant state. PBE# will be asserted if there is any pending interrupt or Monitor event latched within the processor. Pending interrupts that are blocked by the EFLAGS.IF bit being clear will still cause assertion of PBE#. Assertion of PBE# indicates to system logic that the entire processor should return to the Normal state. A transition to the Stop-Grant Snoop state occurs when the processor detects a snoop on the FSB (see Section 2.1.2.3). A transition to the Sleep state (see Section 2.1.2.4) occurs with the assertion of the SLP# signal.
Datasheet
15
Low Power Features
2.1.2.3
Stop-Grant Snoop State
The processor responds to snoop or interrupt transactions on the FSB while in StopGrant state by entering the Stop-Grant Snoop state. The processor will stay in this state until the snoop on the FSB has been serviced (whether by the processor or another agent on the FSB) or the interrupt has been latched. The processor returns to the Stop-Grant state once the snoop has been serviced or the interrupt has been latched.
2.1.2.4
Sleep State
The Sleep state is a low-power state in which the processor maintains its context, maintains the phase-locked loop (PLL), and stops all internal clocks. The Sleep state is entered through assertion of the SLP# signal while in the Stop-Grant state. The SLP# pin should only be asserted when the processor is in the Stop-Grant state. SLP# assertions while the processor is not in the Stop-Grant state is out of specification and may result in unapproved operation. In the Sleep state, the processor is incapable of responding to snoop transactions or latching interrupt signals. No transitions or assertions of signals (with the exception of SLP#, DPSLP# or RESET#) are allowed on the FSB while the processor is in Sleep state. Snoop events that occur while in Sleep state or during a transition into or out of Sleep state will cause unpredictable behavior. Any transition on an input signal before the processor has returned to the Stop-Grant state will result in unpredictable behavior. If RESET# is driven active while the processor is in the Sleep state, and held active as specified in the RESET# pin specification, then the processor will reset itself, ignoring the transition through the Stop-Grant state. If RESET# is driven active while the processor is in the Sleep state, the SLP# and STPCLK# signals should be deasserted immediately after RESET# is asserted to ensure the processor correctly executes the Reset sequence. While in the Sleep state, the processor is capable of entering an even lower power state, the Deep Sleep state, by asserting the DPSLP# pin (See Section 2.1.2.5). While the processor is in the Sleep state, the SLP# pin must be deasserted if another asynchronous FSB event needs to occur.
2.1.2.5
Deep Sleep State
The Deep Sleep state is entered through assertion of the DPSLP# pin while in the Sleep state. BCLK may be stopped during the Deep Sleep state for additional platform level power savings. BCLK stop/restart timings on appropriate chipset-based platforms are as follows: • Deep Sleep entry: the system clock chip may stop/tristate BCLK within two BCLKs of DPSLP# assertion. It is permissible to leave BCLK running during Deep Sleep. • Deep Sleep exit: the system clock chip must drive BCLK to differential DC levels within 2-3 ns of DPSLP# deassertion and start toggling BCLK within 10 BCLK periods. To re-enter the Sleep state, the DPSLP# pin must be deasserted. BCLK can be restarted after DPSLP# deassertion as described above. A period of 15 microseconds (to allow for PLL stabilization) must occur before the processor can be considered to be in the Sleep state. Once in the Sleep state, the SLP# pin must be deasserted to re-enter the Stop-Grant state. While in the Deep Sleep state, the processor is incapable of responding to snoop transactions or latching interrupt signals. No transitions of signals are allowed on the FSB while the processor is in the Deep Sleep state. When the processor is in the Deep Sleep state it will not respond to interrupts or snoop transactions.
16
Datasheet
Low Power Features
Warning:
Any transition on an input signal before the processor has returned to the Stop-Grant state will result in unpredictable behavior.
2.1.2.6
Deeper Sleep State
The Deeper Sleep state is similar to the Deep Sleep state but further reduces core voltage levels. One of the potential lower core voltage levels is achieved by entering the base Deeper Sleep state. The Deeper Sleep state is entered through assertion of the DPRSTP# pin while in the Deep Sleep state. The following lower core voltage level is achieved by entering the Intel Enhanced Deeper Sleep state, which is a sub-state of the Deeper Sleep state. Intel Enhanced Deeper Sleep state is entered through assertion of the DPRSTP# pin while in the Deep Sleep only when the L2 cache has been completely shut down. Refer to Section 2.1.2.6.1 and Section 2.1.2.6.3 for further details on reducing the L2 cache and entering the Intel Enhanced Deeper Sleep state. In response to entering Deeper Sleep, the processor drives the VID code corresponding to the Deeper Sleep core voltage on the VID[6:0] pins. Refer to the platform design guides for further details. Exit from Deeper Sleep or the Intel Enhanced Deeper Sleep state is initiated by DPRSTP# deassertion when either core requests a core state other than C4 or either core requests a processor performance state other than the lowest operating point.
2.1.2.6.1
Intel® Enhanced Deeper Sleep State Intel Enhanced Deeper Sleep state is a sub-state of Deeper Sleep that extends power saving capabilities by allowing the processor to further reduce core voltage once the L2 cache has been reduced to zero ways and completely shut down. The following events occur when the processor enters the Intel Enhanced Deeper Sleep state: • The last core entering C4 issues a P_LVL4 or P_LVL5 I/O read or an MWAIT(C4) instruction and then progressively reduces the L2 cache to zero. • Once the L2 cache has been reduced to zero, the processor triggers a special chipset sequence to notify the chipset to redirect all FSB traffic, except APIC messages, to memory. The snoops are replied as misses by the chipset and are directed to main memory instead of the L2 cache. This allows for higher residency of the processor’s Intel Enhanced Deeper Sleep state. • The processor drives the VID code corresponding to the Intel Enhanced Deeper Sleep state core voltage on the VID[6:0] pins.
2.1.2.6.2
Intel® Deep Power-Down State (Previously known as Package C6 State) When both cores have entered the CC6 state and the L2 cache has been shrunk down to zero ways, the processor will enter the Intel Deep Power-Down state or C6 state. To do so both cores save their architectural states in the on-die SRAM that resides in the VCCP domain. At this point, the core VCC will be dropped to the lowest core voltage VC6. The processor is now in an extremely low-power state. In the Intel Deep Power-Down state, the processor does not need to be snooped, as all the caches are flushed before entering C6. C6 exit is triggered by the chipset when it detects a break event. It deasserts the DPRSTP#, DPSLP#, SLP#, and STPCLK# pins to exit the processor out of the C6 state. At DPSLP# deassertion, the core VCC ramps up to the LFM value and the processor starts up its internal PLLs. At SLP# deassertion the processor is reset and the architectural state is read back into the cores from an on-die SRAM. The restore will be done in both cores irrespective of the break event and which core it is directed to. The C6 exit event will put both cores in CC0. Refer to Figure 3 and Figure 4 for C6 entry sequence and exit sequence.
Datasheet
17
Low Power Features
Figure 3.
C6 Entry Sequence
Core1
CC0 mwait C6 or Level 6 I/O Read State Save CC6
Level 6 I/O Read
stpclk assert
slp assert
dpslp assert
dprstp assert
Package C6
Core0
CC0 mwait C6 or Level 6 I/O Read L2 Shrink State Save CC6
Figure 4.
C6 Exit Sequence
Core 0
CC0
State Restore Package C6 dpsl deassert
ucode reset
dprst deassert
H/W Reset
sl deassert
stpclk deassert ucode reset
State Restore
CC0
Core 1
2.1.2.6.3 Dynamic Cache Sizing Dynamic Cache Sizing allows the processor to flush and disable a programmable number of L2 cache ways upon each Deeper Sleep entry under the following conditions: • The second core is already in C4 and Intel Enhanced Deeper Sleep state or C6 state is enabled (as specified in Section 2.1.1.6). • The C0 timer that tracks continuous residency in the Normal package state has not expired. This timer is cleared during the first entry into Deeper Sleep to allow consecutive Deeper Sleep entries to shrink the L2 cache as needed. • The FSB speed to processor core speed ratio is below the predefined L2 shrink threshold. If the FSB speed-to-processor core speed ratio is above the predefined L2 shrink threshold, then L2 cache expansion will be requested. If the ratio is zero, then the ratio will not be taken into account for Dynamic Cache Sizing decisions.
18
Datasheet
Low Power Features
Upon STPCLK# deassertion, the first core exiting the Intel Enhanced Deeper Sleep state or C6 will expand the L2 cache to two ways and invalidate previously disabled cache ways. If the L2 cache reduction conditions stated above still exist when the last core returns to C4 and the package enters the Intel Enhanced Deeper Sleep state or C6, then the L2 will be shrunk to zero again. If a core requests a processor performance state resulting in a higher ratio than the predefined L2 shrink threshold, the C0 timer expires, or the second core (not the one currently entering the interrupt routine) requests the C1, C2, or C3 states, then the whole L2 will be expanded upon the next interrupt event. In addition, the processor supports Full Shrink on L2 cache. When the MWAIT C6 instruction is executed with a hint=0x2 in ECX[3:0], the micro code will shrink all the active ways of the L2 cache in one step. This ensures that the package enters C6 immediately when both cores are in CC6 instead of iterating till the cache is reduced to zero. The operating system (OS) is expected to use this hint when it wants to enter the lowest power state and can tolerate the longer entry latency. L2 cache shrink prevention may be enabled as needed on occasion through an MWAIT(C4) sub-state field. If shrink prevention is enabled, the processor does not enter Intel Enhanced Deeper Sleep state or C6 since the L2 cache remains valid and in full size.
2.2
Enhanced Intel SpeedStep® Technology
The processor features Enhanced Intel SpeedStep Technology. The key features of Enhanced Intel SpeedStep Technology follow: • Multiple voltage and frequency operating points provide optimal performance at the lowest power. • Voltage and frequency selection is software controlled by writing to processor MSRs: — If the target frequency is higher than the current frequency, VCC is ramped up in steps by placing new values on the VID pins, and the PLL then locks to the new frequency. — If the target frequency is lower than the current frequency, the PLL locks to the new frequency, and the VCC is changed through the VID pin mechanism. — Software transitions are accepted at any time. If a previous transition is in progress the new transition is deferred until the previous transition completes. • The processor controls voltage ramp rates internally to ensure glitch-free transitions. • Low transition latency and large number of transitions possible per second: — Processor core (including L2 cache) is unavailable for up to 10 μs during the frequency transition. — The bus protocol (BNR# mechanism) is used to block snooping.
Datasheet
19
Low Power Features
• Improved Intel® Thermal Monitor mode: — When the on-die thermal sensor indicates that the die temperature is too high, the processor can automatically perform a transition to a lower frequency and voltage specified in a software-programmable MSR. — The processor waits for a fixed time period. If the die temperature is down to acceptable levels, an up-transition to the previous frequency and voltage point occurs. — An interrupt is generated for the up and down Intel Thermal Monitor transitions enabling better system-level thermal management. • Enhanced thermal management features: — Digital Thermal Sensor and Out of Specification detection — Intel® Thermal Monitor 1 (TM1) in addition to Intel Thermal Monitor 2 (TM2) in case of unsuccessful TM2 transition. — Dual-core thermal management synchronization. Each core in the dual processor implements an independent MSR for controlling Enhanced Intel SpeedStep Technology, but both cores must operate at the same frequency and voltage. The processor has performance state coordination logic to resolve frequency and voltage requests from the two cores into a single frequency and voltage request for the package as a whole. If both cores request the same frequency and voltage, then the processor will transition to the requested common frequency and voltage. If the two cores have different frequency and voltage requests, then the processor will take the highest of the two frequencies and voltages as the resolved request and transition to that frequency and voltage. The processor also supports Dynamic FSB Frequency Switching and Intel Dynamic Acceleration Technology mode on select SKUS. The operating system can take advantage of these features and request a lower operating point called SuperLFM (due to Dynamic FSB Frequency Switching) and a higher operating point Intel Dynamic Acceleration Technology mode.
2.3
Extended Low-Power States
Extended low-power states (C1E, C2E, C3E, C4E, C6E) optimize for power by forcibly reducing the performance state of the processor when it enters a package low-power state. Instead of directly transitioning into the package low-power state, the enhanced package low-power state first reduces the performance state of the processor by performing an Enhanced Intel SpeedStep Technology transition down to the lowest operating point. Upon receiving a break event from the package low-power state, control will be returned to software while an Enhanced Intel SpeedStep Technology transition up to the initial operating point occurs. The advantage of this feature is that it significantly reduces leakage while in low-power states. C6 is always enabled in the extended low-power state, as described above.
Note:
Long-term reliability cannot be assured unless all the extended low power states are enabled. The processor implements two software interfaces for requesting extended package low-power states: MWAIT instruction extensions with sub-state hints and via BIOS by configuring IA32_MISC_ENABLES MSR bits to automatically promote package lowpower states to extended package low-power states.
20
Datasheet
Low Power Features
Extended Stop-Grant and Enhanced Deeper Sleep must be enabled via the BIOS for the processor to remain within specification. Any attempt to operate the processor outside these operating limits may result in permanent damage to the processor. As processor technology changes, enabling the extended low-power states becomes increasingly crucial when building computer systems. Maintaining the proper BIOS configuration is key to reliable, long-term system operation. Not complying to this guideline may affect the long-term reliability of the processor. Caution: Enhanced Intel SpeedStep Technology transitions are multi-step processes that require clocked control. These transitions cannot occur when the processor is in the Sleep or Deep Sleep package low-power states since processor clocks are not active in these states. Extended Deeper Sleep is an exception to this rule when the Hard C4E configuration is enabled in the IA32_MISC_ENABLES MSR. This Extended Deeper Sleep state configuration will lower core voltage to the Deeper Sleep level while in Deeper Sleep and, upon exit, will automatically transition to the lowest operating voltage and frequency to reduce snoop service latency. The transition to the lowest operating point or back to the original software requested point may not be instantaneous. Furthermore, upon very frequent transitions between active and idle states, the transitions may lag behind the idle state entry resulting in the processor either executing for a longer time at the lowest operating point or running idle at a high operating point. Observations and analyses show this behavior should not significantly impact total power savings or performance score while providing power benefits in most other cases.
2.4
FSB Low-Power Enhancements
The processor incorporates FSB low-power enhancements: • Dynamic FSB Power-Down • BPRI# control for address and control input buffers • Dynamic Bus Parking • Dynamic On-Die Termination disabling • Low VCCP (I/O termination voltage) • Dynamic FSB frequency switching The processor incorporates the DPWR# signal that controls the data bus input buffers on the processor. The DPWR# signal disables the buffers when not used and activates them only when data bus activity occurs, resulting in significant power savings with no performance impact. BPRI# control also allows the processor address and control input buffers to be turned off when the BPRI# signal is inactive. Dynamic Bus Parking allows a reciprocal power reduction in chipset address and control input buffers when the processor deasserts its BR0# pin. The On-Die Termination on the processor FSB buffers is disabled when the signals are driven low, resulting in additional power savings. The low I/O termination voltage is on a dedicated voltage plane independent of the core voltage, enabling low I/O switching power at all times.
2.4.1
Dynamic FSB Frequency Switching
Dynamic FSB frequency switching effectively reduces the internal bus clock frequency in half to further decrease the minimum processor operating frequency from the Enhanced Intel SpeedStep Technology performance states and achieve the Super Low Frequency Mode (SuperLFM). This feature is supported at FSB frequencies of 800-MHz on the Santa Rosa platform and does not entail a change in the external bus signal (BCLK) frequency. Instead, both the processor and (G)MCH internally lower their BCLK reference frequency to 50% of the externally visible frequency. Both the processor and (G)MCH maintain a virtual BCLK signal (“VBCLK”) that is aligned to the external BCLK,
Datasheet
21
Low Power Features
but at half the frequency. After a downward shift, it would appear externally as if the bus is running with a 100-MHz base clock in all aspects except that the actual external BCLK remains at 200 MHz. The transition into Super LFM, a “down-shift,” is done following a handshake between the processor and (G)MCH. A similar handshake is used to indicate an “up-shift,” a change back to normal operating mode. Ensure this feature is enabled and supported in the BIOS.
2.4.2
Intel® Dynamic Acceleration Technology
The processor supports the Intel Dynamic Acceleration Technology mode. The Intel Dynamic Acceleration Technology feature allows one core of the processor to operate at a higher frequency point when the other core is inactive and the operating system requests increased performance. This higher frequency is called the “opportunistic frequency” and the maximum rated operating frequency is the “guaranteed frequency.”
Note:
Extreme Edition processors do not support Intel Dynamic Acceleration Technology. Intel Dynamic Acceleration Technology mode enabling requires: • Exposure, via BIOS, of the opportunistic frequency as the highest ACPI P state • Enhanced Multi-Threaded Thermal Management (EMTTM) • Intel Dynamic Acceleration Technology mode and EMTTM MSR configuration via BIOS. When in Intel Dynamic Acceleration Technology mode, it is possible for both cores to be active under certain internal conditions. In such a scenario the processor may draw an Instantaneous current (ICC_CORE_INST) for a short duration of tINST; however, the average ICC current will be “lesser then” or “equal” to ICCDES current specification. Please refer to the Processor DC Specifications section for more details.
2.5
VID-x
The processor implements the VID-x feature for improved control of core voltage levels when the processor enters a reduced power consumption state. VID-x applies only when the processor is in the Intel Dynamic Acceleration Technology performance state and one or more cores are in low-power state (i.e., CC3/CC4/CC6). VID-x provides the ability for the processor to request core voltage level reductions greater than one VID tick. The amount of VID tick reduction is fixed and only occurs while the processor is in the Intel Dynamic Acceleration Technology mode. This improved voltage regulator efficiency, during periods of reduced power consumption, allows for leakage reduction that results in platform power savings and extended battery life.
2.6
Processor Power Status Indicator (PSI-2) Signal
The processor incorporates the PSI# signal that is asserted when the processor is in a reduced power consumption state. PSI# can be used to improve intermediate and light load efficiency of the voltage regulator, resulting in platform power savings and extended battery life. The algorithm that the processor uses for determining when to assert PSI# is different from the algorithm used in previous mobile processors. For details, refer to the platform design guide for PSI-2. Functionality is expanded further to support three processor states when: • Both cores are in idle state. • Only one core is in active state. • Both cores are in active state.
22
Datasheet
Electrical Specifications
3
3.1
Electrical Specifications
Power and Ground Pins
For clean, on-chip power distribution, the processor will have a large number of VCC (power) and VSS (ground) inputs. All power pins must be connected to VCC power planes while all VSS pins must be connected to system ground planes. Use of multiple power and ground planes is recommended to reduce I*R drop. Refer to the platform design guide for more details. The processor VCC pins must be supplied the voltage determined by the VID (Voltage ID) pins.
3.2
FSB Clock (BCLK[1:0]) and Processor Clocking
BCLK[1:0] directly controls the FSB interface speed as well as the core frequency of the processor. As in previous-generation processors, the processor core frequency is a multiple of the BCLK[1:0] frequency. The processor uses a differential clocking implementation.
3.3
Voltage Identification
The processor uses seven voltage identification pins,VID[6:0], to support automatic selection of power supply voltages. The VID pins for processor are CMOS outputs driven by the processor VID circuitry. Table 2 specifies the voltage level corresponding to the state of VID[6:0]. A 1 refers to a high-voltage level and a 0 refers to low-voltage level.
Table 2.
Voltage Identification Definition (Sheet 1 of 4)
VID6 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 VID5 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 VID4 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 VID3 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 VID2 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 VID1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 VID0 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 VCC (V) 1.5000 1.4875 1.4750 1.4625 1.4500 1.4375 1.4250 1.4125 1.4000 1.3875 1.3750 1.3625 1.3500 1.3375 1.3250 1.3125 1.3000 1.2875
Datasheet
23
Electrical Specifications
Table 2.
Voltage Identification Definition (Sheet 2 of 4)
VID6 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 VID5 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 VID4 1 1 1 1 1 1 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 VID3 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 1 1 VID2 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 VID1 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 VID0 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 VCC (V) 1.2750 1.2625 1.2500 1.2375 1.2250 1.2125 1.2000 1.1875 1.1750 1.1625 1.1500 1.1375 1.1250 1.1125 1.1000 1.0875 1.0750 1.0625 1.0500 1.0375 1.0250 1.0125 1.0000 0.9875 0.9750 0.9625 0.9500 0.9375 0.9250 0.9125 0.9000 0.8875 0.8750 0.8625 0.8500 0.8375 0.8250 0.8125 0.8000 0.7875
24
Datasheet
Electrical Specifications
Table 2.
Voltage Identification Definition (Sheet 3 of 4)
VID6 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 VID5 1 1 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 VID4 1 1 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 0 0 VID3 1 1 1 1 1 1 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 VID2 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 VID1 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 VID0 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 VCC (V) 0.7750 0.7625 0.7500 0.7375 0.7250 0.7125 0.7000 0.6875 0.6750 0.6625 0.6500 0.6375 0.6250 0.6125 0.6000 0.5875 0.5750 0.5625 0.5500 0.5375 0.5250 0.5125 0.5000 0.4875 0.4750 0.4625 0.4500 0.4375 0.4250 0.4125 0.4000 0.3875 0.3750 0.3625 0.3500 0.3375 0.3250 0.3125 0.3000 0.2875
Datasheet
25
Electrical Specifications
Table 2.
Voltage Identification Definition (Sheet 4 of 4)
VID6 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 VID5 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 VID4 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 VID3 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 VID2 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 VID1 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 VID0 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 VCC (V) 0.2750 0.2625 0.2500 0.2375 0.2250 0.2125 0.2000 0.1875 0.1750 0.1625 0.1500 0.1375 0.1250 0.1125 0.1000 0.0875 0.0750 0.0625 0.0500 0.0375 0.0250 0.0125 0.0000 0.0000 0.0000 0.0000 0.0000 0.0000 0.0000 0.0000
3.4
Catastrophic Thermal Protection
The processor supports the THERMTRIP# signal for catastrophic thermal protection. An external thermal sensor should also be used to protect the processor and the system against excessive temperatures. Even with the activation of THERMTRIP#, which halts all processor internal clocks and activity, leakage current can be high enough that the processor cannot be protected in all conditions without the removal of power to the processor. If the external thermal sensor detects a catastrophic processor temperature of 125°C (maximum), or if the THERMTRIP# signal is asserted, the VCC supply to the processor must be turned off within 500 ms to prevent permanent silicon damage due to thermal runaway of the processor. THERMTRIP# functionality is not ensured if the PWRGOOD signal is not asserted, and during package C6.
26
Datasheet
Electrical Specifications
3.5
Reserved and Unused Pins
All RESERVED (RSVD) pins must remain unconnected. Connection of these pins to VCC, VSS, or to any other signal (including each other) can result in component malfunction or incompatibility with future processors. See Section 4.2 for a pin listing of the processor and the location of all RSVD pins. For reliable operation, always connect unused inputs or bidirectional signals to an appropriate signal level. Unused active low AGTL+ inputs may be left as no connects if AGTL+ termination is provided on the processor silicon. Unused active high inputs should be connected through a resistor to ground (VSS). Unused outputs can be left unconnected. The TEST1,TEST2,TEST3,TEST4,TEST5,TEST6,TEST7 pins are used for test purposes internally and can be left as “No Connects”.
3.6
FSB Frequency Select Signals (BSEL[2:0])
The BSEL[2:0] signals are used to select the frequency of the processor input clock (BCLK[1:0]). These signals should be connected to the clock chip and the appropriate chipset on the platform. The BSEL encoding for BCLK[1:0] is shown in Table 3.
Table 3.
BSEL[2:0] Encoding for BCLK Frequency
BSEL[2] L L L L H H H H BSEL[1] L L H H H H L L BSEL[0] L H H L L H H L BCLK Frequency RESERVED RESERVED 166 MHz 200 MHz RESERVED RESERVED RESERVED RESERVED
3.7
FSB Signal Groups
The FSB signals have been combined into groups by buffer type in the following sections. AGTL+ input signals have differential input buffers that use GTLREF as a reference level. In this document, the term “AGTL+ Input” refers to the AGTL+ input group as well as the AGTL+ I/O group when receiving. Similarly, “AGTL+ Output” refers to the AGTL+ output group as well as the AGTL+ I/O group when driving. With the implementation of a source synchronous data bus comes the need to specify two sets of timing parameters. One set is for common clock signals which are dependent upon the rising edge of BCLK0 (ADS#, HIT#, HITM#, etc.) and the second set is for the source synchronous signals which are relative to their respective strobe lines (data and address) as well as the rising edge of BCLK0. Asychronous signals are still present (A20M#, IGNNE#, etc.) and can become active at any time during the clock cycle. Table 4 identifies which signals are common clock, source synchronous, and asynchronous.
Datasheet
27
Electrical Specifications
Table 4.
FSB Pin Groups
Signal Group AGTL+ Common Clock Input AGTL+ Common Clock I/O Type Synchronous to BCLK[1:0] Synchronous to BCLK[1:0] Signals1 BPRI#, DEFER#, PREQ#5, RESET#, RS[2:0]#, TRDY# ADS#, BNR#, BPM[3:0]#3, BR0#, DBSY#, DRDY#, HIT#, HITM#, LOCK#, PRDY#3, DPWR# Signals REQ[4:0]#, A[16:3]# AGTL+ Source Synchronous I/O Synchronous to assoc. strobe A[35:17]# D[15:0]#, DINV0# D[31:16]#, DINV1# D[47:32]#, DINV2# D[63:48]#, DINV3# AGTL+ Strobes Synchronous to BCLK[1:0] Asynchronous Asynchronous Asynchronous Asynchronous Synchronous to TCK Synchronous to TCK Clock Associated Strobe ADSTB[0]# ADSTB[1]# DSTBP0#, DSTBN0# DSTBP1#, DSTBN1# DSTBP2#, DSTBN2# DSTBP3#, DSTBN3#
ADSTB[1:0]#, DSTBP[3:0]#, DSTBN[3:0]# A20M#, DPRSTP#, DPSLP#, IGNNE#, INIT#, LINT0/INTR, LINT1/NMI, PWRGOOD, SMI#, SLP#, STPCLK# FERR#, IERR#, THERMTRIP# PROCHOT#4 PSI#, VID[6:0], BSEL[2:0] TCK, TDI, TMS, TRST# TDO BCLK[1:0] COMP[3:0], DBR#2, GTLREF, RSVD, TEST2, TEST1, THERMDA, THERMDC, VCC, VCCA, VCCP, VCC_SENSE, VSS, VSS_SENSE
CMOS Input Open Drain Output Open Drain I/O CMOS Output CMOS Input Open Drain Output FSB Clock Power/Other
NOTES: 1. Refer to Chapter 4 for signal descriptions and termination requirements. 2. In processor systems where there is no debug port implemented on the system board, these signals are used to support a debug port interposer. In systems with the debug port implemented on the system board, these signals are no-connects. 3. BPM[2:1]# and PRDY# are AGTL+ output-only signals. 4. PROCHOT# signal type is open drain output and CMOS input. 5. On-die termination differs from other AGTL+ signals.
28
Datasheet
Electrical Specifications
3.8
CMOS Signals
CMOS input signals are shown in Table 4. Legacy output FERR#, IERR# and other nonAGTL+ signals (THERMTRIP# and PROCHOT#) use Open Drain output buffers. These signals do not have setup or hold time specifications in relation to BCLK[1:0]. However, all of the CMOS signals are required to be asserted for more than four BCLKs for the processor to recognize them. See Section 3.10 for the DC specifications for the CMOS signal groups.
3.9
Maximum Ratings
Table 5 specifies absolute maximum and minimum ratings. Within functional operation limits, functionality and long-term reliability can be expected. At conditions exceeding absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected. Moreover, if a device is subjected to these conditions for any length of time then, when returned to conditions within the functional operating condition limits, it will either not function or its reliability will be severely degraded.
Caution:
Although the processor contains protective circuitry to resist damage from static electric discharge, precautions should always be taken to avoid high static voltages or electric fields. Processor Absolute Maximum Ratings
Symbol TSTORAGE VCC VinAGTL+ VinAsynch_CMOS Parameter Processor storage temperature Any processor supply voltage with respect to VSS AGTL+ buffer DC input voltage with respect to VSS CMOS buffer DC input voltage with respect to VSS Min -40 -0.3 -0.1 -0.1 Max 85 1.45 1.45 1.45 Unit °C V V V Notes1 2, 3, 4
Table 5.
NOTES: 1. For functional operation, all processor electrical, signal quality, mechanical and thermal specifications must be met. 2. Storage temperature is applicable to storage conditions only. In this scenario, the processor must not receive a clock, and no lands can be connected to a voltage bias. Storage within these limits will not affect the long term reliability of the device. For functional operation, please refer to the processor case temperature specifications. 3. This rating applies to the processor and does not include any tray or packaging. 4. Failure to adhere to this specification can affect the long term reliability of the processor.
Datasheet
29
Electrical Specifications
3.10
Processor DC Specifications
The processor DC specifications in this section are defined at the processor core (pads) unless noted otherwise. See Table 4 for the pin signal definitions and signal pin assignments. Table 6 through Table 11 list the DC specifications for the processor and are valid only while meeting specifications for junction temperature, clock frequency, and input voltages. The Highest Frequency Mode (HFM) and Lowest Frequency Mode (LFM) refer to the highest and lowest core operating frequencies supported on the processor. Active mode load line specifications apply in all states except in the Deep Sleep and Deeper Sleep states. VCC,BOOT is the default voltage driven by the voltage regulator at power up in order to set the VID values. Unless specified otherwise, all specifications for the processor are at TJ = 105°C. Read all notes associated with each parameter.
Table 6.
Symbol VCCHFM VCCLFM VCCSLFM VCC,BOOT VCCP VCCA VCCDPRSLP VDC4 VC6 ICCDES
Voltage and Current Specifications for the Extreme Edition Processors (Sheet 1 of 2)
Parameter VCC at Highest Frequency Mode (HFM) VCC at Lowest Frequency Mode (LFM) VCC at Super Low Frequency Mode (Super LFM) Default VCC Voltage for Initial Power-Up AGTL+ Termination Voltage PLL Supply Voltage VCC at Deeper Sleep VCC at Intel® Enhanced Deeper Sleep state VCC at Deep Power-Down Technology ICC for Processors Recommended Design Target ICC for Processors Processor Number X9000 Min 1.0 0.85 0.8 — 1.000 1.425 0.65 0.60 0.35 — — — — — — 1.200 1.050 1.500 Typ Max 1.275 1.10 1.0 — 1.100 1.575 0.85 0.85 0.70 59 — — 57 34 26 27.3 18.3 26.5 18.1 24.5 17.6 12.2 11.7 11.0 3, 4, 10, 12 3, 4, 10 3, 4, 10 3, 4, 10 3, 4 3, 4 3, 4 Unit V V V V V V V V V A 1, 2 1, 2 1, 2 Notes 1, 2 1, 2 1, 2 2, 5, 6, 7
Core Frequency/Voltage 2.8 GHz & VCCHFM 1.2 GHz & VCCLFM 0.8 GHz & VCCSLFM
ICC
—
—
A
IAH, ISGNT
ICC Auto-Halt & Stop-Grant HFM SuperLFM ICC Sleep HFM SuperLFM ICC Deep Sleep HFM SuperLFM ICC Deeper Sleep ICC Intel Enhanced Deeper Sleep ICC Deep Power-Down Technology
—
—
A
ISLP
—
—
A
IDSLP IDPRSLP IDC4 IC6
— — — —
— — — —
A A A A
30
Datasheet
Electrical Specifications
Table 6.
Symbol dICC/DT ICCA ICCP
Voltage and Current Specifications for the Extreme Edition Processors (Sheet 2 of 2)
Parameter VCC Power Supply Current Slew Rate at Processor Package Pin ICC for VCCA Supply ICC for VCCP Supply before VCC Stable ICC for VCCP Supply after VCC Stable Min — — — Typ — — — Max 600 130 4.5 2.5 Unit A/µs mA A A 8 9 Notes 5, 9
NOTES: 1. Each processor is programmed with a maximum valid voltage identification value (VID), which is set at manufacturing and cannot be altered. Individual maximum VID values are calibrated during manufacturing such that two processors at the same frequency may have different settings within the VID range. Note that this differs from the VID employed by the processor during a power management event (Intel Thermal Monitor 2, Enhanced Intel SpeedStep Technology, or Enhanced Halt State). 2. The voltage specifications are assumed to be measured across VCC_SENSE and VSS_SENSE pins at socket with a 100-MHz bandwidth oscilloscope, 1.5-pF maximum probe capacitance, and 1-MΩ minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled in the scope probe. 3. Specified at 105°C TJ. 4. Specified at the nominal VCC. 5. Measured at the bulk capacitors on the motherboard. 6. VCC,BOOT tolerance shown in Figure 5 and Figure 6. 7. Based on simulations and averaged over the duration of any change in current. Specified by design/ characterization at nominal VCC. Not 100% tested. 8. This is a power-up peak current specification, which is applicable when VCCP is high and VCC_CORE is low. 9. This is a steady-state ICC current specification, which is applicable when both VCCP and VCC_CORE are high. 10. Processor ICC requirements in Intel Dynamic Acceleration Technology mode is lesser than ICC in HFM 11. The maximum delta between Intel Enhanced Deeper Sleep and LFM on the processor will be lesser than or equal to 300 mV. 12. Intel Dynamic Acceleration Technology is not supported.
Datasheet
31
Electrical Specifications
Table 7.
Symbol VCCDAM VCCHFM VCCLFM VCCSLFM VCC,BOOT VCCP VCCA VCCDPRSLP VDC4 VC6 ICCDES
Voltage and Current Specifications for the Dual-Core Standard Voltage Processors
Parameter VCC in Intel Dynamic Acceleration Technology Mode VCC at Highest Frequency Mode (HFM) VCC at Lowest Frequency Mode (LFM) VCC at Super Low Frequency Mode (Super LFM) Default VCC Voltage for Initial Power-Up AGTL+ Termination Voltage PLL Supply Voltage VCC at Deeper Sleep VCC at Intel® Enhanced Deeper Sleep State VCC at Deep Power-Down Technology ICC for LV Processors Recommended Design Target ICC for Processors Processor Number Core Frequency/Voltage 2.6 2.5 2.4 2.1 1.2 0.8 GHz GHz GHz GHz GHz GHz & & & & & & VCCHFM VCCHFM VCCHFM VCCHFM VCCLFM VCCSLFM Min 1.000 1.000 0.850 0.750 — 1.000 1.425 0.650 0.600 0.35 — — — — — 1.200 1.050 1.500 — — — — — — Typ Max 1.300 1.250 1.025 0.95 — 1.100 1.575 0.850 0.850 0.70 44 — — 44 44 44 44 28.6 22.4 23.3 13.7 22.7 13.5 21.0 13.0 11.7 10.5 5.7 600 130 4.5 2.5 Unit V V V V V V V V V V A 1, 2 1, 2 1, 2 13 Notes 1, 2 1, 2 1, 2 1, 2 2, 5, 7
ICC
T9500 T9300 T8300 T8100
—
—
A
3, 4, 11
IAH, ISGNT
ICC Auto-Halt & Stop-Grant HFM SuperLFM ICC Sleep HFM SuperLFM ICC Deep Sleep HFM SuperLFM ICC Deeper Sleep ICC Intel Enhanced Deeper Sleep ICC Deep Power-Down Technology VCC Power Supply Current Slew Rate at Processor Package Pin ICC for VCCA Supply ICC for VCCP Supply before VCC Stable ICC for VCCP Supply after VCC Stable
—
—
A
3, 4, 11
ISLP
—
—
A
3, 4, 11
IDSLP IDPRSLP IDC4 IC6 dICC/DT ICCA ICCP
— — — — — — —
— — — — — — —
A A A A A/µs mA A A
3, 4, 11 3, 4 3, 4 3, 4 6, 8
9 10
NOTES:(Begin on next page.)
32
Datasheet
Electrical Specifications
1.
2.
3. 4. 5. 6. 7. 8. 9. 10. 11. 12.
Each processor is programmed with a maximum valid voltage identification value (VID), which is set at manufacturing and cannot be altered. Individual maximum VID values are calibrated during manufacturing such that two processors at the same frequency may have different settings within the VID range. Note that this differs from the VID employed by the processor during a power management event (Intel Thermal Monitor 2, Enhanced Intel SpeedStep Technology, or Enhanced Halt State). The voltage specifications are assumed to be measured across VCC_SENSE and VSS_SENSE pins at socket with a 100-MHz bandwidth oscilloscope, 1.5-pF maximum probe capacitance, and 1-MΩ minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled in the scope probe. Specified at 105°C TJ. Specified at the nominal VCC. Measured at the bulk capacitors on the motherboard. VCC,BOOT tolerance shown in Figure 5 and Figure 6. Based on simulations and averaged over the duration of any change in current. Specified by design/ characterization at nominal VCC. Not 100% tested. This is a power-up peak current specification that is applicable when VCCP is high and VCC_CORE is low. This is a steady-state Icc current specification that is applicable when both VCCP and VCC_CORE are high. Processor ICC requirements in Intel Dynamic Acceleration Technology mode is lesser than ICC in HFM The maximum delta between Intel Enhanced Deeper Sleep and LFM on the processor will be lesser than or equal to 300 mV. Instantaneous current ICC_CORE_INST of 55 A has to be sustained for short time (tINST) of 10 µs. Average current will be less than maximum specified ICCDES. VR OCP threshold should be high enough to support current levels described herein.
Figure 5.
Active VCC and ICC Loadline Standard Voltage and Extreme Edition Processors
VCC-CORE [V]
Slope = -2.1 mV/A at package VccSense, VssSense pins. Differential Remote Sense required.
VCC-CORE max {HFM|LFM} VCC-CORE, DC max {HFM|LFM}
10mV= RIPPLE
VCC-CORE nom {HFM|LFM}
VCC-CORE, DC min {HFM|LFM} VCC-CORE min {HFM|LFM} +/-VCC-CORE Tolerance = VR St. Pt. Error 1/
0
Note 1/ VCC-CORE Set Point Error Tolerance is per below : Tolerance --------------+/-1.5% +/-11.5mV VCC-CORE VID Voltage Range -------------------------------------------------------VCC-CORE > 0.7500V 0.5000 V