0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
HI5762_10

HI5762_10

  • 厂商:

    INTERSIL(Intersil)

  • 封装:

  • 描述:

    HI5762_10 - Dual 10-Bit, 60MSPS A/D Converter with Internal Voltage Reference - Intersil Corporation

  • 数据手册
  • 价格&库存
HI5762_10 数据手册
® HI5762 Data Sheet January 22, 2010 FN4318.3 Dual 10-Bit, 60MSPS A/D Converter with Internal Voltage Reference The HI5762 is a monolithic, dual 10-bit, 60MSPS analog-to-digital converter fabricated in an advanced CMOS process. It is designed for high speed applications where integration, bandwidth and accuracy are essential. Built by combining two cores of the HI5767 single channel 10-bit 60MSPS analog-to-digital converter, the HI5762 reaches a new level of multi-channel integration. The fully pipeline architecture and an innovative input stage enable the HI5762 to accept a variety of input configurations, singleended or fully differential. Only one external clock is necessary to drive both converters and an internal band-gap voltage reference is provided. This allows the system designer to realize an increased level of system integration resulting in decreased cost and power dissipation. The HI5762 has excellent dynamic performance while consuming only 650mW of power at 60MSPS. The A/D only requires a single +5V power supply and encode clock. Data output latches are provided which present valid data to the output bus with a latency of 6 clock cycles. For those customers needing dual channel 8-bit resolution, please refer to the HI5662. For single channel 10-bit applications, please refer to the HI5767. Features • Sampling Rate . . . . . . . . . . . . . . . . . . . . . . . . . . . 60MSPS • 8.8 Bits at fIN = 10MHz • Low Power at 60MSPS . . . . . . . . . . . . . . . . . . . . 650mW • Wide Full Power Input Bandwidth . . . . . . . . . . . . 250MHz • Excellent Channel-to-Channel Isolation . . . . . . . . . .>75dB • On-Chip Sample and Hold Amplifiers • Internal Band-Gap Voltage Reference . . . . . . . . . . . . 2.5V • Fully Differential or Single-Ended Analog Inputs • Single Supply Voltage Operation . . . . . . . . . . . . . . . . .+5V • TTL/CMOS Compatible Sampling Clock Input • CMOS Compatible Digital Outputs. . . . . . . . . . . 3.0V/5.0V • Offset Binary Digital Data Output Format • Dual 10-Bit A/D Converters on a Monolithic Chip Applications • Wireless Local Loop • PSK and QAM I&Q Demodulators • Medical Imaging • High Speed Data Acquisition Ordering Information PART NUMBER HI5762/6IN HI5762/6INZ (Notes 1, 2) HI5762EVAL2 NOTES: 1. These Intersil Pb-free plastic packaged products employ special Pbfree material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. 2. For Moisture Sensitivity Level (MSL), please see device information page for HI5762. For more information on MSL please see techbrief TB363. PART MARKING HI5762/6IN HI5762 /6INZ TEMP. RANGE (°C) PACKAGE PKG. DWG. # -40 to +85 44 Ld MQFP Q44.10x10 -40 to +85 44 Ld MQFP Q44.10x10 (Pb-free) 25 Evaluation Platform 1 CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright Intersil Americas Inc. 1999, 2010. All Rights Reserved All other trademarks mentioned are the property of their respective owners. HI5762 Pinout HI5762 (44 LD MQFP) TOP VIEW VROUT AVCC1 AGND NC QVDC IVDC VRIN QIN+ QINIIN+ IIN- AGND AVCC2 ID9 ID8 ID7 ID6 ID5 DVCC3 DGND ID4 ID3 1 44 43 42 41 40 39 38 37 36 35 34 33 2 32 3 4 5 6 7 8 9 31 30 29 28 27 26 25 24 AGND AVCC2 QD9 QD8 QD7 QD6 QD5 DVCC3 DGND QD4 QD3 10 11 23 12 13 14 15 16 17 18 19 20 21 22 DVCC1 DVCC2 DGND DGND CLK QD0 QD1 2 QD2 ID2 ID1 ID0 FN4318.3 January 22, 2010 HI5762 Functional Block Diagram I/QINI/QIN+ S/H BIAS I/QVDC STAGE 1 2-BIT FLASH 2-BIT DAC + ∑ DVCC3 X2 I/QD9 (MSB) I/QD8 I/QD7 I/QD6 STAGE 8 DIGITAL DELAY AND DIGITAL ERROR CORRECTION I/QD5 I/QD4 I/QD3 2-BIT FLASH 2-BIT DAC I/QD2 I/QD1 + ∑ I/QD0 (LSB) - X2 STAGE 9 2-BIT FLASH I or Q CHANNEL VREFOUT VREFIN REFERENCE AVCC1,2 AGND DVCC1,2 DGND CLOCK CLK 3 FN4318.3 January 22, 2010 HI5762 Typical Application Schematic HI5762 IIN + (42) IIN + (44) IVDC IIN (43) IIN (LSB) ID0 (14) ID1 (13) ID2 (12) ID3 (11) ID4 (10) ID5 (7) ID6 (6) ID7 (5) ID8 (4) (MSB) ID9 (3) QIN + (36) QIN + (34) QVDC QIN (35) QIN (LSB) QD0 (20) QD1 (21) QD2 (22) QD3 (23) QD4 (24) QD5 (27) QD6 (28) QD7 (29) QD8 (30) (40) VRIN (38) VROUT (MSB) QD9 (31) ID0 ID1 ID2 ID3 ID4 ID5 ID6 ID7 ID8 ID9 QD0 QD1 QD2 QD3 QD4 QD5 QD6 QD7 QD8 QD9 0.1µF CLK (17) CLOCK DVCC3 (8,26) (39) NC (37) AVCC1 +5V + 10µF (2,32) AVCC2 0.1µF DVCC2 (18) DVCC1 (16) 0.1µF 0.1µF + 10µF +5V or +3V + 10µF +5V (1,33,41) AGND DGND (9,15,19,25) BNC AGND DGND 10µF AND 0.1µF CAPS ARE PLACED AS CLOSE TO PART AS POSSIBLE 4 FN4318.3 January 22, 2010 HI5762 Pin Descriptions PIN NO. 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 NAME AGND AVCC2 ID9 ID8 ID7 ID6 ID5 DVCC3 DGND ID4 ID3 ID2 ID1 ID0 DGND DVCC1 CLK DVCC2 DGND QD0 QD1 QD2 QD3 DESCRIPTION Analog Ground Analog Supply (+5.0V) I-Channel, Data Bit 9 Output (MSB) I-Channel, Data Bit 8 Output I-Channel, Data Bit 7 Output I-Channel Data Bit 6 Output I-Channel, Data Bit 5 Output Digital Output Supply (+3.0V or +5.0V) Digital Ground I-Channel, Data Bit 4 Output I-Channel, Data Bit 3 Output I-Channel, Data Bit 2 Output I-Channel, Data Bit 1 Output I-Channel, Data Bit 0 Output (LSB) Digital Ground Digital Supply (+5.0V) Sample Clock Input Digital Supply (+5.0V) Digital Ground Q-Channel, Data Bit 0 Output (LSB) Q-Channel, Data Bit 1 Output Q-Channel, Data Bit 2 Output Q-Channel, Data Bit 3 Output 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 QD5 QD6 QD7 QD8 QD9 AVCC2 AGND QVDC QINQIN+ AVCC1 VROUT NC VRIN AGND IIN+ IINIVDC PIN NO. 24 25 26 NAME QD4 DGND DVCC3 DESCRIPTION Q-Channel, Data Bit 4 Output Digital Ground Digital Output Supply (+3.0V or +5.0V) Q-Channel, Data Bit 5 Output Q-Channel, Data Bit 6 Output Q-Channel, Data Bit 7 Output Q-Channel, Data Bit 8 Output Q-Channel, Data Bit 9 Output (MSB) Analog Supply (+5.0V) Analog Ground Q-Channel DC Bias Voltage Output Q-Channel Negative Analog Input Q-Channel Positive Analog Input Analog Supply (+5.0V) +2.5V Reference Voltage Output No Connect +2.5V Reference Voltage Input Analog Ground I-Channel Positive Analog Input I-Channel Negative Analog Input I-Channel DC Bias Voltage Output 5 FN4318.3 January 22, 2010 HI5762 Absolute Maximum Ratings TA = +25°C Supply Voltage, AVCC or DVCC to AGND or DGND . . . . . . . . . . .6V DGND to AGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.3V Digital I/O Pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . DGND to DVCC Analog I/O Pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . AGND to AVCC Thermal Information Thermal Resistance (Typical, Note 3) θJA (°C/W) Operating Conditions Temperature Range . . . . . . . . . . . . . . . . . . . . . . . . . .-40°C to +85°C 44 Ld MQFP Package . . . . . . . . . . . . . . . . . . . . . . . 75 Maximum Junction Temperature . . . . . . . . . . . . . . . . . . . . . . +150°C Maximum Storage Temperature Range . . . . . . . . . -65°C to +150°C Pb-Free Reflow Profile. . . . . . . . . . . . . . . . . . . . . . . . .see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. NOTE: 3. θJA is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details. Electrical Specifications PARAMETER ACCURACY Resolution Integral Linearity Error, INL Differential Linearity Error, DNL (Guaranteed No Missing Codes) Offset Error, VOS Full Scale Error, FSE DYNAMIC CHARACTERISTICS Minimum Conversion Rate Maximum Conversion Rate Effective Number of Bits, ENOB AVCC1,2 = DVCC1,2 = +5.0V, DVCC3 = +3.0V; VRIN = 2.50V; fS = 60MSPS at 50% Duty Cycle; CL = 10pF; TA = +25°C; Differential Analog Input; Unless Otherwise Specified TEST CONDITIONS MIN TYP MAX UNITS 10 fIN = 10MHz fIN = 10MHz fIN = DC fIN = DC -40 - ±2 ±0.4 4 ±1.0 +40 - Bits LSB LSB LSB LSB No Missing Codes No Missing Codes fIN = 10MHz fIN = 10MHz 60 8.4 - 1 8.8 54.7 - MSPS MSPS Bits dB Signal to Noise and Distortion Ratio, SINAD RMS Signal = ------------------------------------------------------------RMS Noise + Distortion Signal to Noise Ratio, SNR RMS Signal = -----------------------------RMS Noise Total Harmonic Distortion, THD 2nd Harmonic Distortion 3rd Harmonic Distortion Spurious Free Dynamic Range, SFDR Intermodulation Distortion, IMD I/Q Channel Crosstalk I/Q Channel Offset Match I/Q Channel Full Scale Error Match Transient Response Overvoltage Recovery ANALOG INPUT Maximum Peak-to-Peak Differential Analog Input Range (VIN+ - VIN-) Maximum Peak-to-Peak Single-Ended Analog Input Range Analog Input Resistance, RIN+ or RIN- fIN = 10MHz - 54.7 - dB fIN = 10MHz fIN = 10MHz fIN = 10MHz fIN = 10MHz f1 = 1MHz, f2 = 1.02MHz - -68 -70 -73 70 64 -75 10 10 1 1 - dBc dBc dBc dBc dBc dBc LSB LSB Cycle Cycle (Note 4) 0.2V Overdrive (Note 4) - VIN+, VIN- = VREF, DC - ±0.5 1.0 1 - V V MΩ 6 FN4318.3 January 22, 2010 HI5762 Electrical Specifications PARAMETER Analog Input Capacitance, CIN+ or CINAnalog Input Bias Current, IB+ or IBDifferential Analog Input Bias Current IBDIFF = (IB+ - IB-) Full Power Input Bandwidth, FPBW Analog Input Common Mode Voltage Range (VIN+ + VIN-)/2 INTERNAL VOLTAGE REFERENCE Reference Output Voltage, VROUT (Loaded) Reference Output Current, IROUT Reference Temperature Coefficient REFERENCE VOLTAGE INPUT Reference Voltage Input, VRIN Total Reference Resistance, RRIN Reference Current, IRIN DC BIAS VOLTAGE DC Bias Voltage Output, VDC Maximum Output Current SAMPLING CLOCK INPUT Input Logic High Voltage, VIH Input Logic Low Voltage, VIL Input Logic High Current, IIH Input Logic Low Current, IIL Input Capacitance, CIN DIGITAL OUTPUTS Output Logic High Voltage, VOH Output Logic Low Voltage, VOL Output Logic High Voltage, VOH Output Logic Low Voltage, VOL Output Capacitance, COUT TIMING CHARACTERISTICS Aperture Delay, tAP Aperture Jitter, tAJ Data Output Hold, tH Data Output Delay, tOD Data Latency, tLAT Power-Up Initialization Sample Clock Pulse Width (Low) Sample Clock Pulse Width (High) Sample Clock Duty Cycle Variation POWER SUPPLY CHARACTERISTICS Analog Supply Voltage, AVCC (Note 4) 4.75 5.0 5.25 V For a Valid Sample (Note 4) Data Invalid Time (Note 4) (Note 4) (Note 4) 6 7.5 7.5 5 5 10.7 11.7 6 8.3 8.3 ±5 6 20 ns psRMS ns ns Cycles Cycles ns ns % IOH = 100µA; DVCC3 = 5V IOL = 100µA; DVCC3 = 5V IOH = 100µA; DVCC3 = 3V IOL = 100µA; DVCC3 = 3V 4.0 2.4 7 0.8 0.5 V V V V pF CLK CLK CLK, VIH = 5V CLK, VIL = 0V CLK 2.0 -10.0 -10.0 7 0.8 +10.0 +10.0 V V µA µA pF 3.0 0.4 V mA with VRIN = 2.5V with VRIN = 2.5V 2.5 1.25 2 V kΩ mA 2.35 2.5 2 -400 2.65 4 V mA ppm/oC AVCC1,2 = DVCC1,2 = +5.0V, DVCC3 = +3.0V; VRIN = 2.50V; fS = 60MSPS at 50% Duty Cycle; CL = 10pF; TA = +25°C; Differential Analog Input; Unless Otherwise Specified (Continued) TEST CONDITIONS VIN+, VIN- = 2.5V, DC VIN+, VIN- = VREF-, VREF+,DC (Note 4, 5) (Notes 4, 5) (Note 4) Differential Mode (Note 4) MIN -10 -0.5 0.25 TYP 10 250 MAX 10 +0.5 4.75 UNITS pF µA µA MHz V 7 FN4318.3 January 22, 2010 HI5762 Electrical Specifications PARAMETER Digital Supply Voltage, DVCC1 and DVCC2 Digital Output Supply Voltage, DVCC3 (Note 4) At 3.0V (Note 4) At 5.0V (Note 4) Supply Current, ICC Power Dissipation Offset Error Sensitivity, ΔVOS Gain Error Sensitivity, ΔFSE NOTES: 4. Limits established by characterization and are not production tested. 5. With the clock low and DC input. AVCC or DVCC = 5V ±5% AVCC or DVCC = 5V ±5% fS = 60MSPS AVCC1,2 = DVCC1,2 = +5.0V, DVCC3 = +3.0V; VRIN = 2.50V; fS = 60MSPS at 50% Duty Cycle; CL = 10pF; TA = +25°C; Differential Analog Input; Unless Otherwise Specified (Continued) TEST CONDITIONS MIN 4.75 2.7 4.75 TYP 5.0 3.0 5.0 130 650 ±0.5 ±0.6 MAX 5.25 3.3 5.25 670 UNITS V V V mA mW LSB LSB Timing Waveforms ANALOG INPUT CLOCK INPUT SN - 1 HN - 1 SN HN SN + 1 HN + 1 SN + 2 SN + 5 HN + 5 S N + 6 HN + 6 S N + 7 HN + 7 S N + 8 HN + 8 INPUT S/H 1ST STAGE B1 , N - 1 B1 , N B1 , N + 1 B1 , N + 4 B1 , N + 5 B1 , N + 6 B1 , N + 7 2ND STAGE B2 , N - 2 B2 , N - 1 B2 , N B2 , N + 4 B2 , N + 5 B2 , N + 6 9TH STAGE B9 , N - 5 B9 , N - 4 B9 , N B9 , N + 1 B9 , N + 2 B9 , N + 3 DATA OUTPUT DN - 6 DN - 5 tLAT DN - 1 DN DN + 1 DN + 2 NOTES: 6. SN : N-th sampling period. 7. HN : N-th holding period. 8. BM , N : M-th stage digital output corresponding to N-th sampled input. 9. DN : Final data output corresponding to N-th sampled input. FIGURE 1. HI5762 INTERNAL CIRCUIT TIMING 8 FN4318.3 January 22, 2010 HI5762 Timing Waveforms (Continued) ANALOG INPUT tAP tAJ CLOCK INPUT 1.5V 1.5V tOD tH DATA OUTPUT 2.4V DATA N-1 0.5V DATA N FIGURE 2. HI5762 INPUT-TO OUTPUT TIMING Typical Performance Curves 9 fS = 60MSPS TA = +25°C 8 50 SINAD (dB) SNR (dB) 50 56 56 fS = 60MSPS TA = +25°C ENOB (BITS) 7 44 44 6 1M 10M INPUT FREQUENCY (Hz) 38 100M 38 1M 10M INPUT FREQUENCY (MHz) 100M FIGURE 3. EFFECTIVE NUMBER OF BITS (ENOB) AND SINAD vs INPUT FREQUENCY FIGURE 4. SNR vs INPUT FREQUENCY 90 85 80 75 dBc 70 65 60 55 50 1M 10M INPUT FREQUENCY (Hz) 100M -THD -2HD -3HD fS = 60MSPS TA = +25°C 70 60 fS = 60MSPS fIN = 10MHz TA = +25°C 50 dB -THD (dBc) 40 30 SNR (dB) SINAD (dB) 20 -40 -30 -20 INPUT LEVEL (dBFS) -10 0 FIGURE 5. -THD, -2HD AND -3HD vs INPUT FREQUENCY FIGURE 6. SINAD, SNR AND -THD vs INPUT AMPLITUDE 9 FN4318.3 January 22, 2010 HI5762 Typical Performance Curves 9 fS = 60MSPS 1MHz < fIN < 15MHz TA = +25°C (Continued) 150 140 1MHz < fIN < 15MHz 130 TA = +25°C 120 110 100 90 AICC 80 70 60 50 40 30 20 10 0 10 20 30 ICC 8 ENOB (BITS) 7 SUPPLY CURRENT (mA) 6 DICC1 DICC3 40 fS (MSPS) 50 60 DICC2 70 5 40 42 44 46 48 50 52 54 56 58 60 DUTY CYCLE (%, tHI /tCLK) FIGURE 7. EFFECTIVE NUMBER OF BITS (ENOB) vs SAMPLE CLOCK DUTY CYCLE FIGURE 8. SUPPLY CURRENT vs SAMPLE CLOCK FREQUENCY 9.0 Q CHANNEL I CHANNEL 8.5 ENOB (BITS) INTERNAL REFERENCE VOLTAGE VROUT (V) fS = 60MSPS fIN = 10MHz 2.50 2.49 2.48 2.47 2.46 2.45 2.44 2.43 2.42 2.41 2.40 -40 -20 0 20 40 60 80 VROUT 8.0 7.5 7.0 -40 -20 0 20 40 60 80 TEMPERATURE (°C) TEMPERATURE (°C) FIGURE 9. EFFECTIVE NUMBER OF BITS (ENOB) vs TEMPERATURE FIGURE 10. INTERNAL REFERENCE VOLTAGE (VROUT) vs TEMPERATURE 3.10 DC BIAS VOLTAGE, I/QVDC (V) 13.0 3.05 12.5 tOD (ns) tOD 3.00 QVDC 2.95 IVDC 2.90 12.0 11.5 2.85 -40 -20 0 20 40 60 80 11.0 -40 -20 0 20 40 60 80 TEMPERATURE (°C) TEMPERATURE (°C) FIGURE 11. DC BIAS VOLTAGE (I/QVDC) vs TEMPERATURE FIGURE 12. DATA OUTPUT DELAY (tOD) vs TEMPERATURE 10 FN4318.3 January 22, 2010 HI5762 Typical Performance Curves 140 ICC 120 SUPPLY CURRENT (mA) 100 80 60 40 20 0 -40 DICC1 DICC2 0 20 40 60 80 fS = 60MSPS 1MHz < fIN < 15MHz (Continued) 0 -10 -20 -30 -40 dB fS = 60MSPS fIN = 10MHz TA = +25°C AICC -50 -60 -70 -80 -90 DICC3 -20 -100 TEMPERATURE (°C) 0 100 200 300 400 500 600 700 800 900 1023 FREQUENCY (BIN) FIGURE 13. SUPPLY CURRENT vs TEMPERATURE FIGURE 14. 2048 POINT FFT PLOT TABLE 1. A/D CODE TABLE OFFSET BINARY OUTPUT CODE CODE CENTER DESCRIPTION +Full Scale (+FS) -1/4 LSB +FS - 11/4 LSB +3/4 LSB -1/4 LSB -FS + 13/4 LSB -Full Scale (-FS) + 3/4 LSB NOTE: 10. The voltages listed above represent the ideal center of each output code shown with VREFIN = +2.5V. DIFFERENTIAL INPUT VOLTAGE (I/QIN+ - I/QIN-) 0.499756V 0.498779V 732.422μV -244.141μV -0.498291V -0.499268V MSB LSB I/QD9 I/QD8 I/QD7 I/QD6 I/QD5 I/QD4 I/QD3 I/QD2 I/QD1 I/QD0 1 1 1 0 0 0 1 1 0 1 0 0 1 1 0 1 0 0 1 1 0 1 0 0 1 1 0 1 0 0 1 1 0 1 0 0 1 1 0 1 0 0 1 1 0 1 0 0 1 1 0 1 0 0 1 0 0 1 1 0 Detailed Description Theory of Operation The HI5762 is a dual 10-bit fully differential sampling pipeline A/D converter with digital error correction logic. Figure 15 depicts the circuit for the front-end differential-in-differentialout sample-and-hold (S/H) amplifiers. The switches are controlled by an internal sampling clock which is a non-overlapping two phase signal, Φ1 and Φ2 , derived from the master sampling clock. During the sampling phase, Φ1 , the input signal is applied to the sampling capacitors, CS . At the same time the holding capacitors, CH , are discharged to analog ground. At the falling edge of Φ1 the input signal is sampled on the bottom plates of the sampling capacitors. In the next clock phase, Φ2 , the two bottom plates of the sampling capacitors are connected together and the holding capacitors are switched to the op amp output nodes. The charge then redistributes between CS and CH completing one sample-and-hold cycle. The front end sample-and-hold output is a fully-differential, sampled-data representation of the analog input. The circuit not only performs the sample-andhold function but will also convert a single-ended input to a 11 fully-differential output for the converter core. During the sampling phase, the I/QIN pins see only the on-resistance of a switch and CS . The relatively small values of these components result in a typical full power input bandwidth of 250MHz for the converter. Φ1 I/QIN+ CH Φ1 VOUT+ VOUT- Φ1 Φ2 CS -+ +CS I/QIN- Φ1 Φ1 CH Φ1 FIGURE 15. ANALOG INPUT SAMPLE-AND-HOLD FN4318.3 January 22, 2010 HI5762 As illustrated in the “Functional Block Diagram” on page 3 and the timing diagram in Figure 1 on page 8, eight identical pipeline subconverter stages, each containing a two-bit flash converter and a two-bit multiplying digital-to-analog converter, follow the S/H circuit with the ninth stage being a two bit flash converter. Each converter stage in the pipeline will be sampling in one phase and amplifying in the other clock phase. Each individual subconverter clock signal is offset by 180° from the previous stage clock signal resulting in alternate stages in the pipeline performing the same operation. The output of each of the eight identical two-bit subconverter stages is a two-bit digital word containing a supplementary bit to be used by the digital error correction logic. The output of each subconverter stage is input to a digital delay line which is controlled by the internal sampling clock. The function of the digital delay line is to time align the digital outputs of the eight identical two-bit subconverter stages with the corresponding output of the ninth stage flash converter before applying the eighteen bit result to the digital error correction logic. The digital error correction logic uses the supplementary bits to correct any error that may exist before generating the final ten bit digital data output of the converter. Because of the pipeline nature of this converter, the digital data representing an analog input sample is output to the digital data bus following the 6th cycle of the clock after the analog sample is taken (see the timing diagram in Figure 1 on page 8). This time delay is specified as the data latency. After the data latency time, the digital data representing each succeeding analog sample is output during the following clock cycle. The digital output data is provided in offset binary format (see Table 1, A/D Code Table). The user does have the option of supplying an external +2.5V reference voltage. As a result of the high input impedance presented at the VRIN input pin, 1.25kΩ typically, the external reference voltage being used is only required to source 2mA of reference input current. In the situation where an external reference voltage will be used an external 0.1µF capacitor must be connected from the VROUT output pin to analog ground in order to maintain the stability of the internal operational amplifier. In order to minimize overall converter noise it is recommended that adequate high frequency decoupling be provided at the reference voltage input pin, VRIN . Analog Input, Differential Connection The analog input of the HI5762 is a differential input that can be configured in various ways depending on the signal source and the required level of performance. A fully differential connection (Figure 16 and Figure 17) will deliver the best performance from the converter. VIN R I/QIN+ HI5762 I/QVDC R -VIN I/QIN- FIGURE 16. AC-COUPLED DIFFERENTIAL INPUT Internal Reference Voltage Output, VREFOUT The HI5762 is equipped with an internal reference voltage generator, therefore, no external reference voltage is required. VROUT must be connected to VRIN when using the internal reference voltage. An internal band-gap reference voltage followed by an amplifier/buffer generates the precision +2.5V reference voltage used by the converter. A band-gap reference circuit is used to generate a precision +1.25V internal reference voltage. This voltage is then amplified by a wide-band uncompensated operational amplifier connected in a gain-of-two configuration. An external, user-supplied, 0.1µF capacitor connected from the VROUT output pin to analog ground is used to set the dominant pole and to maintain the stability of the operational amplifier. Since the HI5762 is powered by a single +5V analog supply, the analog input is limited to be between ground and +5V. For the differential input connection this implies the analog input common mode voltage can range from 0.25V to 4.75V. The performance of the ADC does not change significantly with the value of the analog input common mode voltage. A DC voltage source, I/QVDC , equal to 3.0V (typical), is made available to the user to help simplify circuit design when using an AC-coupled differential input. This low output impedance voltage source is not designed to be a reference but makes an excellent DC bias source and stays well within the analog input common mode voltage range over temperature. For the AC-coupled differential input (see Figure 16) and with VRIN connected to VROUT, full scale is achieved when the VIN and -VIN input signals are 0.5VP-P, with -VIN being 180° out-of-phase with VIN . The converter will be at positive full scale when the I/QIN+ input is at VDC + 0.25V and the I/QINinput is at VDC - 0.25V (I/QIN+ - I/QIN- = +0.5V). Conversely, the converter will be at negative full scale when the I/QIN+ input is equal to VDC - 0.25V and I/QIN- is at VDC + 0.25V (I/QIN+ - I/QIN- = -0.5V). Reference Voltage Input, VREFIN The HI5762 is designed to accept a +2.5V reference voltage source at the VRIN input pin. Typical operation of the converter requires VRIN to be set at +2.5V. The HI5762 is tested with VRIN connected to VROUT yielding a fully differential analog input voltage range of ±0.5V. 12 FN4318.3 January 22, 2010 HI5762 The analog input can be DC coupled (see Figure 17) as long as the inputs are within the analog input common mode voltage range (0.25V ≤ VDC ≤ 4.75V). The resistors, R, in Figure 17 are not absolutely necessary but may be used as load setting resistors. A capacitor, C, connected from I/QIN+ to I/QIN- will help filter any high frequency noise on the inputs, also improving performance. Values around 20pF are sufficient and can be used on AC-coupled inputs as well. Note, however, that the value of capacitor C chosen must take into account the highest frequency component of the analog input signal. VIN VDC R C I/QIN+ HI5762 I/QVDC -VIN VDC R I/QIN- AC-coupled inputs as well. Note, however, that the value of capacitor C chosen must take into account the highest frequency component of the analog input signal. VIN VDC R C HI5762 I/QIN+ VDC I/QIN- FIGURE 19. DC COUPLED SINGLE ENDED INPUT A single-ended source may give better overall system performance if it is first converted to differential before driving the HI5762. Sampling Clock Requirements The HI5762 sampling clock input provides a standard high-speed interface to external TTL/CMOS logic families. In order to ensure rated performance of the HI5762, the duty cycle of the clock should be held at 50% ±5%. It must also have low jitter and operate at standard TTL/CMOS levels. Performance of the HI5762 will only be guaranteed at conversion rates above 1MSPS (Typ). This ensures proper performance of the internal dynamic circuits. Similarly, when power is first applied to the converter, a maximum of 20 cycles at a sample rate above 1MSPS must be performed before valid data is available. FIGURE 17. DC COUPLED DIFFERENTIAL INPUT Analog Input, Single-Ended Connection The configuration shown in Figure 18 may be used with a single-ended AC-coupled input. VIN R VDC I/QIN+ HI5762 I/QIN- Supply and Ground Considerations The HI5762 has separate analog and digital supply and ground pins to keep digital noise out of the analog signal path. The digital data outputs also have a separate supply pin, DVCC3 , which can be powered from a 3.0V or 5.0V supply. This allows the outputs to interface with 3.0V logic if so desired. The part should be mounted on a board that provides separate low impedance connections for the analog and digital supplies and grounds. For best performance, the supplies to the HI5762 should be driven by clean, linear regulated supplies. The board should also have good high frequency decoupling capacitors mounted as close as possible to the converter. If the part is powered off a single supply then the analog supply can be isolated by a ferrite bead from the digital supply. Refer to the application note “Using Intersil High-Speed A/D Converters” (AN9214) for additional considerations when using high-speed converters. FIGURE 18. AC COUPLED SINGLE-ENDED INPUT Again, with VRIN connected to VROUT, if VIN is a 1VP-P sinewave, then I/QIN+ is a 1.0VP-P sinewave riding on a positive voltage equal to VDC. The converter will be at positive full scale when I/QIN+ is at VDC + 0.5V (I/QIN+ - I/QIN- = +0.5V) and will be at negative full scale when I/QIN+ is equal to VDC - 0.5V (I/QIN+ - I/QIN- = -0.5V). Sufficient headroom must be provided such that the input voltage never goes above +5V or below AGND. In this case, VDC could range between 0.5V and 4.5V without a significant change in ADC performance. The simplest way to produce VDC is to use the DC bias source, I/QVDC , output of the HI5762. The single ended analog input can be DC-coupled (see Figure 19) as long as the input is within the analog input common mode voltage range. The resistor, R, in Figure 19 is not absolutely necessary but may be used as a load setting resistor. A capacitor, C, connected from I/QIN+ to I/QIN- will help filter any high frequency noise on the inputs, also improving performance. Values around 20pF are sufficient and can be used on 13 FN4318.3 January 22, 2010 HI5762 Static Performance Definitions Offset Error (VOS) The midscale code transition should occur at a level 1/4 LSB above half-scale. Offset is defined as the deviation of the actual code transition from this point. Signal To Noise and Distortion Ratio (SINAD) SINAD is the ratio of the measured RMS signal to RMS sum of all the other spectral components below the Nyquist frequency, fS/2, excluding DC. Signal To Noise Ratio (SNR) SNR is the ratio of the measured RMS signal to RMS noise at a specified input and sampling frequency. The noise is the RMS sum of all of the spectral components below fS /2 excluding the fundamental, the first five harmonics and DC. Full-Scale Error (FSE) The last code transition should occur for an analog input that is 3/4 LSB below Positive Full Scale (+FS) with the offset error removed. Full scale error is defined as the deviation of the actual code transition from this point. Total Harmonic Distortion (THD) THD is the ratio of the RMS sum of the first 5 harmonic components to the RMS value of the fundamental input signal. Differential Linearity Error (DNL) DNL is the worst case deviation of a code width from the ideal value of 1LSB. Integral Linearity Error (INL) INL is the worst case deviation of a code center from a best fit straight line calculated from the measured data. 2nd and 3rd Harmonic Distortion This is the ratio of the RMS value of the applicable harmonic component to the RMS value of the fundamental input signal. Power Supply Sensitivity Each of the power supplies are moved plus and minus 5% and the shift in the offset and full scale error (in LSBs) is noted. Spurious Free Dynamic Range (SFDR) SFDR is the ratio of the fundamental RMS amplitude to the RMS amplitude of the next largest spectral component in the spectrum below fS /2. Dynamic Performance Definitions Fast Fourier Transform (FFT) techniques are used to evaluate the dynamic performance of the HI5762. A low distortion sine wave is applied to the input, it is coherently sampled, and the output is stored in RAM. The data is then transformed into the frequency domain with an FFT and analyzed to evaluate the dynamic performance of the A/D. The sine wave input to the part is typically -0.5dB down from full scale for all these tests. SNR and SINAD are quoted in dB. The distortion numbers are quoted in dBc (decibels with respect to carrier) and DO NOT include any correction factors for normalizing to full scale. The Effective Number of Bits (ENOB) is calculated from the SINAD data by Equation 1: ENOB = ( SINAD – 1.76 + V CORR ) ⁄ 6.02 (EQ. 1) Intermodulation Distortion (IMD) Nonlinearities in the signal path will tend to generate intermodulation products when two tones, f1 and f2 , are present at the inputs. The ratio of the measured signal to the distortion terms is calculated. The terms included in the calculation are (f1+f2), (f1-f2), (2f1), (2f2), (2f1+f2), (2f1-f2), (f1+2f2), (f1-2f2). The ADC is tested with each tone 6dB below full scale. Transient Response Transient response is measured by providing a full-scale transition to the analog input of the ADC and measuring the number of cycles it takes for the output code to settle within 10-bit accuracy. Over-Voltage Recovery Over-Voltage Recovery is measured by providing a full-scale transition to the analog input of the ADC which overdrives the input by 200mV, and measuring the number of cycles it takes for the output code to settle within 10-bit accuracy. where: VCORR = 0.5dB (Typ). VCORR adjusts the SINAD, and hence the ENOB, for the amount the analog input signal is backed off from full scale. Full Power Input Bandwidth (FPBW) Full power input bandwidth is the analog input frequency at which the amplitude of the digitally reconstructed output has decreased 3dB below the amplitude of the input sine wave. The input sine wave has an amplitude which swings from -FS to +FS. The bandwidth given is measured at the specified sampling frequency. 14 FN4318.3 January 22, 2010 HI5762 I/Q Channel Crosstalk I/Q Channel Crosstalk is a measure of the amount of channel separation or isolation between the two A/D converter cores contained within the dual converter package. The measurement consists of stimulating one channel of the converter with a fullscale input signal and then measuring the amount that signal is below, in dBc, a fullscale signal on the opposite channel. Data Output Delay Time (tOD) Data output delay time is the time to where the new data (N) is valid. Data Latency (tLAT) After the analog sample is taken, the digital data representing an analog input sample is output to the digital data bus following the 6th cycle of the clock after the analog sample is taken. This is due to the pipeline nature of the converter where the analog sample has to ripple through the internal subconverter stages. This delay is specified as the data latency. After the data latency time, the digital data representing each succeeding analog sample is output during the following clock cycle. The digital data lags the analog input sample by 6 sample clock cycles. Timing Definitions Refer to Figure 1 and Figure 2 for these definitions. Aperture Delay (tAP) Aperture delay is the time delay between the external sample command (the falling edge of the clock) and the time at which the signal is actually sampled. This delay is due to internal clock path propagation delays. Power-Up Initialization This time is defined as the maximum number of clock cycles that are required to initialize the converter at power-up. The requirement arises from the need to initialize the dynamic circuits within the converter. Aperture Jitter (tAJ) Aperture jitter is the RMS variation in the aperture delay due to variation of internal clock path delays. Data Hold Time (tH) Data hold time is the time to where the previous data (N - 1) is no longer valid. 15 FN4318.3 January 22, 2010 HI5762 Metric Plastic Quad Flatpack Packages (MQFP) D D1 -D- Q44.10x10 (JEDEC MS-022AB ISSUE B) 44 LEAD METRIC PLASTIC QUAD FLATPACK PACKAGE INCHES SYMBOL A A1 A2 b b1 D D1 E E1 L N e SEATING A PLANE 0.076 0.003 MILLIMETERS MIN 0.10 1.95 0.30 0.30 13.08 9.88 13.10 9.90 0.73 44 0.80 BSC MAX 2.45 0.25 2.10 0.45 0.40 13.32 10.12 13.30 10.10 1.03 NOTES 6 3 4, 5 3 4, 5 7 Rev. 2 4/99 MIN 0.004 0.077 0.012 0.012 0.515 0.389 0.516 0.390 0.029 44 MAX 0.096 0.010 0.083 0.018 0.016 0.524 0.399 0.523 0.398 0.040 -AE E1 -B- e PIN 1 0.032 BSC -H- NOTES: 1. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. 2. All dimensions and tolerances per ANSI Y14.5M-1982. 3. Dimensions D and E to be determined at seating plane -C- . 4. Dimensions D1 and E1 to be determined at datum plane -H- . 5. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25mm (0.010 inch) per side. 6. Dimension b does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total. 7. “N” is the number of terminal positions. 0.40 0.016 MIN 0o MIN 0o-7o 12o-16o 0.20 M 0.008 A2 A1 C A-B S -CDS b b1 0.13/0.17 0.005/0.007 BASE METAL WITH PLATING 0.13/0.23 0.005/0.009 L 12o-16o All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com 16 FN4318.3 January 22, 2010
HI5762_10 价格&库存

很抱歉,暂时无法提供与“HI5762_10”相匹配的价格&库存,您可以联系我们找货

免费人工找货