0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
X9118TV14IZ-2.7

X9118TV14IZ-2.7

  • 厂商:

    INTERSIL(Intersil)

  • 封装:

  • 描述:

    X9118TV14IZ-2.7 - Single Digitally-Controlled (XDCP™) Potentiometer - Intersil Corporation

  • 数据手册
  • 价格&库存
X9118TV14IZ-2.7 数据手册
® X9118 Dual Supply/Low Power/1024-Tap/2-Wire Bus Data Sheet December 4, 2009 FN8161.4 Single Digitally-Controlled (XDCP™) Potentiometer The X9118 integrates a single digitally controlled potentiometer (XDCP) on a monolithic CMOS integrated circuit. The digital controlled potentiometer is implemented using 1023 resistive elements in a series array. Between each element are tap points connected to the wiper terminal through switches. The position of the wiper on the array is controlled by the user through the 2-wire bus interface. The potentiometer has associated with it a volatile Wiper Counter Register (WCR) and a four non-volatile Data Registers that can be directly written to and read by the user. The contents of the WCR controls the position of the wiper on the resistor array though the switches. Power-up recalls the contents of the default data register (DR0) to the WCR. The XDCP can be used as a three-terminal potentiometer or as a two terminal variable resistor in a wide variety of applications including control, parameter adjustments, and signal processing. Features • 1024 Resistor Taps – 10-Bit Resolution • 2-Wire Serial Interface for Write, Read and Transfer Operations of the Potentiometer • Wiper Resistance, 40Ω Typical @ 5V • Four Non-Volatile Data Registers for Each Potentiometer • Non-Volatile Storage of Multiple Wiper Positions • Power On Recall: Loads Saved Wiper Position on Power-Up • Standby Current < 15µA Max • System VCC: 2.7V to 5.5V Operation • Analog V+/V-: -5V to +5V • 100kΩ End to End Resistance • Endurance: 100,000 Data Changes Per Bit Per Register • 100 yr. Data Retention • 14 Ld TSSOP • Low Power CMOS • Pb-Free Available (RoHS Compliant) Ordering Information PART NUMBER X9118TV14 X9118TV14Z (Note 1) X9118TV14I (Note 2) X9118TV14IZ (Note 1) X9118TV14-2.7 (Note 2) PART MARKING X9118 TV X9118 TVZ X9118 TVI X9118 TVZI X9118 TVF 2.7 to 5.5 VCC LIMITS (V) 5 ±10% POTENTIOMETER ORGANIZATION (kΩ) 100 TEMP RANGE (°C) 0 to +70 0 to +70 -40 to +85 -40 to +85 0 to +70 0 to +70 -40 to +85 -40 to +85 PACKAGE 14 Ld TSSOP 14 Ld TSSOP (Pb-free) 14 Ld TSSOP 14 Ld TSSOP (Pb-free) 14 Ld TSSOP 14 Ld TSSOP (Pb-free) 14 Ld TSSOP 14 Ld TSSOP (Pb-free) PKG. DWG. # M14.173 M14.173 M14.173 M14.173 M14.173 M14.173 M14.173 M14.173 X9118TV14Z-2.7 (Note 1) X9118 TVZF X9118TV14I-2.7 (Note 2) X9118 TVG X9118TV14IZ-2.7 (Note 1) X9118 TVZG NOTES: 1. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD020. 2. Not recommended for new designs. 1 CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc. XDCP is a trademark of Intersil Americas Inc. Copyright Intersil Americas Inc. 2005, 2008, 2009. All Rights Reserved All other trademarks mentioned are the property of their respective owners. X9118 Functional Diagram VCC RH V+ 2-WIRE BUS INTERFACE ADDRESS DATA STATUS BUS INTERFACE AND CONTROL WRITE READ TRANSFER POWER ON RECALL WIPER COUNTER REGISTER (WCR) DATA REGISTERS (DR0-DR3) WIPER 100kΩ 1024-TAPS POT CONTROL VSS NC NC RW RL V- Detailed Functional Diagram VCC V+ POWER ON RECALL SCL SDA A1 A0 INTERFACE AND CONTROL CIRCUITRY DATA DR2 CONTROL RW WP DR3 DR0 DR1 RH 100KΩ 1024-TAPS RL WIPER COUNTER REGISTER (WCR) VSS V- Circuit Level Applications • Vary the gain of a voltage amplifier • Provide programmable DC reference voltages for comparators and detectors • Control the volume in audio circuits • Trim out the offset voltage error in a voltage amplifier circuit • Set the output voltage of a voltage regulator • Trim the resistance in Wheatstone bridge circuits • Control the gain, characteristic frequency and Q-factor in filter circuits • Set the scale factor and zero point in sensor signal conditioning circuits • Vary the frequency and duty cycle of timer ICs • Vary the DC biasing of a pin diode attenuator in RF circuits • Provide a control variable (I, V, or R) in feedback circuits 2 System Level Applications • Adjust the contrast in LCD displays • Control the power level of LED transmitters in communication systems • Set and regulate the DC biasing point in an RF power amplifier in wireless systems • Control the gain in audio and home entertainment systems • Provide the variable DC bias for tuners in RF wireless systems • Set the operating points in temperature control systems • Control the operating point for sensors in industrial systems • Trim offset and gain errors in artificial intelligent systems FN8161.4 December 4, 2009 X9118 Pin Configuration X9118 (14 LD TSSOP) TOP VIEW DEVICE ADDRESS (A1–A0) The address inputs are used to set the least significant 2 bits of the 8-bit slave address. A match in the slave address serial data stream must be made with the Address input in order to initiate communication with the X9118. A maximum of 4 XDCP devices may occupy the 2-wire serial bus. HARDWARE WRITE PROTECT INPUT (WP) The WP pin when LOW prevents nonvolatile writes to the Data Registers. V+ NC A0 SCL WP SDA VSS 1 2 3 4 5 6 7 14 13 12 11 10 9 8 VCC RL RH RW NC A1 V- Potentiometer Pins Pin Assignments PIN (TSSOP) 1 2 3 4 5 6 7 8 9 10 11 12 13 14 SYMBOL V+ NC A0 SCL WP SDA VSS VA1 NC RW RH RL VCC FUNCTION Analog Supply Voltage No Connect Device Address for 2-wire bus Serial Clock for 2-wire bus Hardware Write Protect Serial Data Input/Output for 2-wire bus System Ground Analog Supply Voltage Device Address for 2-wire bus No Connect Wiper terminal of the Potentiometer High terminal of the Potentiometer Low terminal of the Potentiometer System Supply Voltage RH, RL The RH and RL pins are equivalent to the terminal connections on a mechanical potentiometer. RW The wiper pin is equivalent to the wiper terminal of a mechanical potentiometer. Bias Supply Pins SYSTEM SUPPLY VOLTAGE (VCC) AND SUPPLY GROUND (VSS) The VCC pin is the system or digital supply voltage. The VSS pin is the system ground. ANALOG SUPPLY VOLTAGES (V+ AND V-) These supplies are the analog voltage supplies for the potentiometer. The V+ supply is tied to the wiper switches while the V- supply is used to bias the switches and the internal P+ substrate of the integrated circuit. Both of these supplies set the voltage limits of the potentiometer. Other Pins NO CONNECT No connect pins should be left open. These pins are used for Intersil manufacturing and testing purposes. Pin Descriptions Bus Interface Pins SERIAL DATA INPUT/OUTPUT (SDA) The SDA is a bidirectional serial data input/output pin for a 2-wire slave device and is used to transfer data into and out of the device. It receives device address, opcode, wiper register address and data sent from a 2-wire master at the rising edge of the serial clock SCL, and it shifts out data after each falling edge of the serial clock SCL. It is an open drain output and may be wire-ORed with any number of open drain or open collector outputs. An open drain output requires the use of a pull-up resistor. For selecting typical values, refer to the guidelines for calculating typical values on the bus pull-up resistors graph. SERIAL CLOCK (SCL) This input is used by 2-wire master to supply 2-wire serial clock to the X9118. Principles of Operation The X9118 is an integrated microcircuit incorporating a resistor array and its registers and counters and the serial interface logic providing direct communication between the host and the digitally controlled potentiometer. This section provides a detailed description of the following: • Resistor Array Description • Serial Interface Description • Instruction and Register Description Resistor Array Description The X9118 is comprised of a resistor array. The array contains 1023, in effect, discrete resistive segments that are connected in series (see Figure 1). The physical ends of each array are equivalent to the fixed terminals of a mechanical potentiometer (RH and RL inputs). 3 FN8161.4 December 4, 2009 X9118 SERIAL DATA PATH FROM INTERFACE CIRCUITRY REGISTER 0 (DR0) 10 REGISTER 1 (DR1) 10 SERIAL BUS INPUT C O U N T E R D E C O D E RH PARALLEL BUS INPUT WIPER COUNTER REGISTER (WCR) REGISTER 2 (DR2) REGISTER 3 (DR3) If WCR = 000[HEX] then RW = RL If WCR = 3FF[HEX] then RW = RH RL R W FIGURE 1. DETAILED POTENTIOMETER BLOCK DIAGRAM At both ends of each array and between each resistor segment is a CMOS switch (transmission gate) connected to the wiper (RW) output. Within each individual array only one switch may be turned on at a time. These switches are controlled by the Wiper Counter Register (WCR). The 10-bits of the WCR (WCR[9:0]) are decoded to select, and enable, one of 1024 switches. The WCR may be written directly. The Data Registers and the WCR can be read and written by the host system. START CONDITION All commands to the X9118 are preceded by the start condition, which is a HIGH to LOW transition of SDA while SCL is HIGH. The X9118 continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition is met. See Figure 3. STOP CONDITION All communications must be terminated by a stop condition, which is a LOW to HIGH transition of SDA while SCL is HIGH. See Figure 3. ACKNOWLEDGE Acknowledge is a software convention used to provide a positive handshake between the master and slave devices on the bus to indicate the successful receipt of data. The transmitting device, either the master or the slave, will release the SDA bus after transmitting eight bits. The master generates a ninth clock cycle and during this period the receiver pulls the SDA line LOW to acknowledge that it successfully received the eight bits of data. The X9118 will respond with an acknowledge after recognition of a start condition and its slave address and once again after successful receipt of the command byte. If the command is followed by a data byte, the X9118 will respond with a final acknowledge. See Figure 2. Serial Interface Description SERIAL INTERFACE – 2-WIRE The X9118 supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master will always initiate data transfers and provide the clock for both transmit and receive operations. Therefore, the X9118 will be considered a slave device in all applications. CLOCK AND DATA CONVENTIONS Data states on the SDA line can change only during SCL LOW periods. SDA state changes during SCL HIGH are reserved for indicating start and stop conditions. See Figure 3. 4 FN8161.4 December 4, 2009 X9118 SCL FROM MASTER 1 8 9 DATA OUTPUT FROM TRANSMITTER DATA OUTPUT FROM RECEIVER START ACKNOWLEDGE FIGURE 2. ACKNOWLEDGE RESPONSE FROM RECEIVER ACKNOWLEDGE POLLING The disabling of the inputs during the internal nonvolatile write operation can be used to take advantage of the typical 5ms EEPROM write cycle time. Once the stop condition is issued to indicate the end of the nonvolatile write command the X9118 initiates the internal write cycle. ACK polling, Flow 1, can be initiated immediately. This involves issuing the start condition followed by the device slave address. If the X9118 is still busy with the write operation no ACK will be returned. If the X9118 has completed the write operation an ACK will be returned and the master can then proceed with the next operation. INSTRUCTION AND REGISTER DESCRIPTION Device Addressing: Identification Byte (ID and A) Following a start condition, the master must output the address of the slave it is accessing. The most significant four bits of the slave address are the device type identifier. The ID[3:0] bits is the device ID for the X9118; this is fixed as 0101[B] (refer to Table 1). The A[1:0] bits in the ID byte are the internal slave address. The physical device address is defined by the state of the A1-A0 input pins. The slave address is externally specified by the user. The X9118 compares the serial data stream with the address input state; a successful compare of both address bits is required for the X9118 to successfully continue the command sequence. Only the device which slave address matches the incoming device address sent by the master executes the instruction. The A1-A0 inputs can be actively driven by CMOS input signals or tied to VCC or VSS. The R/W bit is the LSB and is used to set the device for read or write operations. INSTRUCTION BYTE AND REGISTER SELECTION Flow 1. ACK Polling Sequence NONVOLATILE WRITE COMMAND COMPLETED ENTERACK POLLING ISSUE START ISSUE SLAVE ADDRESS ISSUE STOP ACK RETURNED? YES NO The next byte sent to the X9118 contains the instruction and register pointer information. The three most significant bits are used to provide the instruction opcode (I[2:0]). The RB and RA bits point to one of the four registers. The format is shown in Table 2. Table 3 provides a complete summary of the instruction set opcodes. FURTHER OPERATION? NO YES ISSUE INSTRUCTION ISSUE STOP PROCEED PROCEED 5 FN8161.4 December 4, 2009 X9118 TABLE 1. IDENTIFICATION BYTE FORMAT DEVICE TYPE IDENTIFIES SET TO 0 FOR PROPER OPERATION INTERNAL SLAVE ADDRESS READ OR WRITE BIT ID3 0 (MSB) ID2 1 ID1 0 ID0 1 0 0 A1 A1 A0 A0 R/W R/W (LSB) TABLE 2. INSTRUCTION BYTE FORMAT INSTRUCTION OPCODE SET TO 0 FOR PROPER OPERATION REGISTER SELECTION SET TO 0 FOR PROPER OPERATION I2 (MSB) I1 I0 0 RB RA 0 0 (LSB) REGISTER SELECTED DR0 DR1 DR2 DR3 RB 0 0 1 1 RA 0 1 0 1 TABLE 3. INSTRUCTION SET INSTRUCTION SET INSTRUCTION Read Wiper Counter Register Write Wiper Counter Register Read Data Register Write Data Register XFR Data Register to Wiper Counter Register XFR Wiper Counter Register to Data Register NOTE: 3. 1/∅ = data is one or zero. R/W 1 0 1 0 1 0 I2 1 1 1 1 1 1 I1 0 0 0 1 1 1 I0 0 1 1 0 0 1 0 0 0 0 0 0 0 RB 0 0 1/0 1/0 1/0 1/0 RA 0 0 1/0 1/0 1/0 1/0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 OPERATION Read the contents of the Wiper Counter Register Write new value to the Wiper Counter Register Read the contents of the Data Register pointed to RB-RA. Write new value to the Data Register pointed to RB-RA. Transfer the contents of the Data Register pointed to by RB-RA to the Wiper Counter Register Transfer the contents of the Wiper Counter Register to the Data Register pointed to by RB-RA. 6 FN8161.4 December 4, 2009 X9118 Instruction and Register Description DEVICE ADDRESSING Wiper Counter Register (WCR) The X9118 contains a Wiper Counter Register (see Table 4) for the XDCP potentiometer. The WCR is equivalent to a serial-in, parallel-out register/counter with its outputs decoded to select one of 1024 switches along its resistor array. The contents of the WCR can be altered in one of three ways: 1. It may be written directly by the host via the write Wiper Counter Register instruction (serial load) 2. It may be written indirectly by transferring the contents of one of four associated Data Registers via the XFR Data register 3. It is loaded with the contents of its Data Register zero (R0) upon power-up. The Wiper Counter Register is a volatile register; that is, its contents are lost when the X9118 is powered-down. Although the register is automatically loaded with the value in DR0 upon power-up, this may be different from the value present at power-down. Power-up guidelines are recommended to ensure proper loadings of the DR0 value into the WCR. Data Registers (DR) The potentiometer has four 10-bit non-volatile Data Registers. These can be read or written directly by the host. Data can also be transferred between any of the four data registers and the Wiper Counter Register. All operations changing data in one of the Data Registers is a nonvolatile operation and will take a maximum of 10ms. If the application does not require storage of multiple settings for the potentiometer, the Data Registers can be used as regular memory locations for system parameters or user preference data. Bit 9–Bit 0 are used to store one of the 1024 wiper position (0 ~1023). Four of the six instructions are four bytes in length. These instructions are: • Read Wiper Counter Register – read the current wiper position of the potentiometer, • Write Wiper Counter Register – change current wiper position of the potentiometer, • Read Data Register – read the contents of the selected Data Register; • Write Data Register – write a new value to the selected Data Register. The basic sequence of the four byte instructions is illustrated in Figure 3. These four-byte instructions exchange data between the WCR and one of the Data Registers. A transfer from a data register to a WCR is essentially a write to a static RAM, with the static RAM controlling the wiper position. The response of the wiper to this action will be delayed by tWRL. A transfer from the WCR (current wiper position), to a data register is a write to nonvolatile memory and takes a minimum of tWR to complete. The transfer can occur between the potentiometer and one of its associated registers. Two instructions (see Figure 4) require a two-byte sequence to complete. These instructions transfer data between the host and the X9118; either between the host and one of the Data Registers or directly between the host and the Wiper Counter Register. These instructions are: • XFR Data Register to Wiper Counter Register – This transfers the contents of one specified Data Register to the Wiper Counter Register. • XFR Wiper Counter Register to Data Register –This transfers the contents of the specified Wiper Counter Register to the specified Data Register. See “Instruction Format” on page 8 for more details. Other POWER-UP AND DOWN REQUIREMENTS At all times, the V+ voltage must be greater than or equal to the voltage at RH or RL, and the voltage at RH or RL must be greater than or equal to the voltage at V-. During power-up and power down, VCC, V+, and V- must reach their final values within 1ms of each other. TABLE 4. WIPER CONTROL REGISTER, WCR (10-BIT), WCR9–WCR0: USED TO STORE THE CURRENT WIPER POSITION (VOLATILE, V) WCR9 V (MSB) WCR8 V WCR7 V WCR6 V WCR5 V WCR4 V WCR3 V WCR2 V WCR1 V WCR0 V (LSB) TABLE 5. DATA REGISTER, DR (10-BIT), BIT 9–BIT 0: USED TO STORE WIPER POSITIONS OR DATA (NON-VOLATILE, NV) BIT 9 NV MSB BIT 8 NV BIT 7 NV BIT 6 NV BIT 5 NV BIT 4 NV BIT 3 NV BIT 2 NV BIT 1 NV BIT 0 NV LSB 7 FN8161.4 December 4, 2009 X9118 SCL SDA 0 1 0 1 0 A1 A0 R/W 0 A I2 I1 I0 0 C K INSTRUCTION OPCODE 0 RB RA 0 REGISTER ADDRESS 0 A C K S T O P S ID3 ID2 ID1 ID0 T A DEVICE ID R T INTERNAL ADDRESS FIGURE 3. TWO-BYTE INSTRUCTION SEQUENCE SCL SDA 0 1 0 1 0 0 0X X 0 0 A C K X X XX XX W C R 9 WA WW CCCC RKRR 8 76 W C R 5 W C R 4 W C R 3 W C R 2 W C R 1 WA CC RK 0 S T O P S ID3 ID2 ID1 ID0 0 A1 A0 R/W A I2 I1 I0 0 RB RA 0 T C A DEVICE ID INTERNAL K INSTRUCTION REGISTER R OPCODE ADDRESS ADDRESS T WIPER OR DATA POSITION FIGURE 4. FOUR-BYTE INSTRUCTION SEQUENCE (WRITE OR READ FOR WCR OR DATA REGISTERS) Instruction Format Read Wiper Counter Register (WCR) Device Type Device S Identifier Addresses T A R 0 1 0 1 0 A1 A0 T Instruction Opcode S A C K1000 Register Addresses Wiper Position S (Sent by Slave on SDA) A WW C CC 0KXXXXXX RR 9 Wiper Position M (Sent by Slave on SDA) AWWWWWWWW CCCCCCCCC KRRRRRRRR 76543210 8 M A C K S T O P R/W = 1 0 0 0 Write Wiper Counter Register (WCR) S T A R T Device Type Identifier Device Addresses R/W = 0 S A C K Instruction Opcode Register Addresses Wiper Position S (Sent by Master on SDA) A WW C CC KXXXXXXRR 9 8 Wiper Position S (Sent by Master on SDA) AWWWWWWWW CCCCCCCCC KRRRRRRRR 76543210 S A C K S T O P 0 1 0 1 0 A1 A0 1 0 1 0 0 0 0 0 Read Data Register (DR) Device Type Device S Identifier Addresses T A R 0 1 0 1 0 A1 A0 T S A C K1 Instruction Opcode Register Addresses S A W C C 0KXXXXXX R 9 Wiper Position (Sent by Slave on SDA) Wiper Position or Data (Sent by Slave on SDA) W C R 3 W C R 2 W C R 1 MS WAT CCO RKP 0 0 1 0 RB RA 0 M WAWWWW CCCCCC K RRRR R 7654 8 R/W = 1 8 FN8161.4 December 4, 2009 X9118 Write Data Register (DR) Instruction Register S Opcode Addresses A C K 1 1 0 0 RB RA 0 0 Wiper Position or Data S (Sent by Master on SDA) A WW C KXXXXXXCC RR 98 Wiper Position or Data S (Sent by Master on SDA) A C WWWWWWWW KCCCCCCCC RRRRRRRR 76543210 HIGH-VOLTAGE WRITE CYCLE Device Type Device S Identifier Addresses T A R T 0 1 0 1 0 A1 A0 Transfer Wiper Counter Register (WCR) to Data Register (DR) Device S Device Type Identifier Addresses T A R 0 1 0 1 0 A1 A0 T Instruction Register SS S Opcode Addresses AT A CO C K 1 1 1 0 RB RA 0 0 K P R/W = 0 S A C K S T O P Transfer Data Register (DR) to Wiper Counter Register (WCR) Device S Device Type Identifier Addresses T A R 0 1 0 1 0 A1 A0 T NOTES: 1. “A1 ~ A0”: stands for the device addresses sent by the master. 2. WCRx refers to wiper position data in the Wiper Counter Register. Instruction Register SS S Opcode Addresses AT A CO C K 1 1 0 0 RB RA 0 0 K P 9 R/W = 1 R/W = 0 HIGH-VOLTAGE WRITE CYCLE FN8161.4 December 4, 2009 X9118 Absolute Maximum Ratings Temperature Under Bias . . . . . . . . . . . . . . . . . . . . .-65°C to +135°C Voltage on SCL, SDA, or Any Address Input with Respect to VSS. . . . . . . . . . . . . . . . . . . . . . . . . . . -1V to +7V Voltage on V+ (referenced to VSS) (Note 7) . . . . . . . . . . . . . . . .10V Voltage on V- (referenced to VSS) (Note 7) . . . . . . . . . . . . . . . . -10V (V+) – (V-) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .12V Any Voltage on RH/RL . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .V+ Any Voltage on RL/RH . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VIW (10s) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±6mA Supply Voltage (VCC) Limits (Note 7) X9118 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5V ±10% X9118-2.7 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2.7V to 5.5V Thermal Information Thermal Resistance (Typical, Note 3) θJA (°C/W) 14 Ld TSSOP . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 110 Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . .-65°C to +150°C Pb-Free Reflow Profile. . . . . . . . . . . . . . . . . . . . . . . . .see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp Recommended Operating Conditions Commercial . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to +70°C Industrial . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .-40°C to +85°C Power Rating (each pot) . . . . . . . . . . . . . . . . . . . . . . . . . . . . .50mW Wiper current (max) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±3mA CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. NOTE: 3. θJA is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details. Analog Specifications SYMBOL RTOTAL RW RW Vv+ Over the recommended operating conditions, unless otherwise specified. TEST CONDITIONS MIN TYP 100 ±20 IW = (VRH - VRL)/RTOTAL, VCC = 3V, VRL = -3V IW = (VRH - VRL)/RTOTAL, VCC = 5V, VRL = 0V X9118 (Note 7) X9118-2.7 (Note 7) +4.5 +2.7 -5.5 -5.5 V-120 0.1 Rw(n)(actual) – Rw(n)(expected), where n = 1 to 1023 Rw(m + 1) – [Rw(m) + MI], where m = 1 to 1023 ±300 Wiper at middle point See Macro model ±20 10/10/25 ±1.5 ±1.5 150 40 500 100 +5.5 +5.5 -4.5 -2.7 V+ MAX UNITS kΩ % Ω Ω V V V V V dBV % MI (Note 6) MI (Note 6) ppm/°C ppm/°C pF PARAMETER End to End Resistance End to End Resistance Tolerance Wiper Resistance Wiper Resistance Voltage on V+ Pin Vv- Voltage on V- Pin X9118 X9118-2.7 VTERM Voltage on any RH or RL Pin Noise Resolution Absolute Linearity (Note 4) Relative Linearity (Note 5) Temperature Coefficient of RTOTAL Ratiometric Temperature Coefficient VSS = 0V Ref: 1kHz CH/CL/CW NOTES: Potentiometer Capacitances 4. Absolute linearity is utilized to determine actual wiper voltage versus expected voltage as determined by wiper position when used as a potentiometer. 5. Relative linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a potentiometer. It is a measure of the error in step size. 6. MI = RTOT/1023 or (RH – RL)/1023, single pot 7. VCC, V+, V- must reach their final values within 1ms of each other. 8. n = 0, 1, 2, …,1023; m = 0, 1, 2, …, 1022. 10 FN8161.4 December 4, 2009 X9118 DC Operating SpecificationsOver the recommended operating conditions unless otherwise specified. SYMBOL ICC1 ICC2 ISB ILI ILO VIH VIL VOL PARAMETER VCC Supply Current (Active) TEST CONDITIONS fSCL = 400kHz; VCC = +5.5V; SDA = Open; (for 2-wire, Active, Read and Volatile Write States only) MIN TYP MAX 3 7 15 10 10 VCC x 0.7 -1 IOL = 3mA VCC + 1 VCC x 0.3 0.4 UNITS mA mA μA μA μA V V V VCC Supply Current (Nonvolatile Write) fSCL = 400kHz; VCC = +5.5V; SDA = Open; (for 2-wire, Active, Non-volatile Write State only) VCC Current (Standby) Input Leakage Current Output Leakage Current Input HIGH Voltage Input LOW Voltage Output LOW Voltage VCC = +5.5V; VIN = VSS or VCC; SDA = VCC; (for 2-wire, Standby State only) VIN = VSS to VCC VOUT = VSS to VCC Endurance and Data Retention PARAMETER Minimum Endurance Data Retention MIN 100,000 100 UNITS Data changes per bit per register years Capacitance SYMBOL CIN/OUT (Note 9) Input/Output Capacitance (SI) CIN (Note 9) Input Capacitance (SCL, WP, A1 and A0) TEST TYP 8 6 UNITS pF pF TEST CONDITIONS VOUT = 0V VIN = 0V Power-Up Timing SYMBOL tr VCC (Note 9) tPUR (Note 10) tPUW (Note 10) NOTES: 9. This parameter is not 100% tested 10. tPUR and tPUW are the delays required from the time the (last) power supply (VCC-) is stable until the specific instruction can be issued. These parameters are periodically sampled and not 100% tested. PARAMETER VCC Power-up Rate Power-up to Initiation of Read Operation Power-up to Initiation of Write Operation MIN 0.2 MAX 50 1 50 UNITS V/ms ms ms AC Test Conditions Input Pulse Levels Input Rise and Fall Times Input and Output Timing Level VCC x 0.1 to VCC x 0.9 10ns VCC x 0.5 11 FN8161.4 December 4, 2009 X9118 Equivalent A.C. Load Circuit 5V 1533Ω SDAOUTPUT 100pF 3V 867Ω RH SDA OUTPUT 100pF RW CL 10pF CW 25pF CL 10pF SPICE MACROMODEL RTOTAL RL AC Timing High-Voltage Write Cycle Timing SYMBOL fSCL tCYC tHIGH tLOW tSU:STA tHD:STA tSU:STO tSU:DAT tHD:DAT tR tF tAA tDH tI tBUF tSU:WPA tHD:WPA Clock Frequency Clock Cycle Time Clock High Time Clock Low Time Start Setup Time Start Hold Time Stop Setup Time SDA Data Input Setup Time SDA Data Input Hold Time SCL and SDA Rise Time SCL and SDA Fall Time SCL Low to SDA Data Output Valid Time SDA Data Output Hold Time Noise Suppression Time Constant at SCL and SDA inputs Bus Free Time (Prior to Any Transmission) A0, A1 Setup Time A0, A1 Hold Time 250 0 50 1300 0 0 2500 600 1300 600 600 600 100 30 300 300 PARAMETER MIN MAX 400 UNITS kHz ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns High-Voltage Write Cycle Timing SYMBOL tWR PARAMETER High-Voltage Write Cycle Time (store instructions) TYP 5 MAX 10 UNITS ms XDCP Timing SYMBOL tWRPO tWRL PARAMETER Wiper Response Time After the Third (last) Power Supply is Stable Wiper Response Time After Instruction Issued (all load instructions) TYP 8 8 UNITS µs µs 12 FN8161.4 December 4, 2009 X9118 Symbol Table WAVEFORM INPUTS Must be steady May change from Low to High May change from High to Low Don’t Care: Changes Allowed N/A OUTPUTS Will be steady Will change from Low to High Will change from High to Low Changing: State Not Known Center Line is High Impedance Timing Diagrams Start and Stop Timing (START) tR SCL tSU:STA tHD:STA tR SDA tF tSU:STO tF (STOP) Input Timing tCYC SCL tLOW SDA tSU:DAT tHD:DAT tBUF tHIGH Output Timing SCL SDA tAA tDH 13 FN8161.4 December 4, 2009 X9118 XDCP Timing (For All Load Instructions) (STOP) SCL SDA LSB tWRL RW Write Protect and Device Address Pins Timing (START) SCL ... (Any Instruction) ... SDA ... tSU:WPA WP A0, A1 tHD:WPA (STOP) Applications Information Basic Configurations of Electronic Potentiometers +VR VR RW I Three terminal Potentiometer; Variable voltage divider Two terminal Variable Resistor; Variable current 14 FN8161.4 December 4, 2009 X9118 Application Circuits NONINVERTING AMPLIFIER VOLTAGE REGULATOR VS + – VO VIN 317 R1 VO (REG) R2 R1 Iadj R2 VO = (1+R2/R1)VS VO (REG) = 1.25V (1+R2/R1)+Iadj R2 OFFSET VOLTAGE ADJUSTMENT R1 R2 VS 100kΩ – + TL072 10kΩ 10kΩ +12V -12V 10κΩ VO COMPARATOR WITH HYSTERISIS VS – + VO VUL = {R1/(R1+R2)} VO(max) RLL = {R1/(R1+R2)} VO(min) } R1 } R2 15 FN8161.4 December 4, 2009 X9118 Application Circuits (Continued) ATTENUATOR C VS R1 VS R3 R4 R1 = R2 = R3 = R4 = 10kΩ R2 FILTER + – VO – + VO R R2 R1 VO = G V S -1/2 ≤ G ≤ +1/2 GO = 1 + R2/R1 fc = 1/(2πRC) INVERTING AMPLIFIER R1 R2 EQUIVALENT L-R CIRCUIT } VS } C1 R2 – + VO VS + – ZIN VO = G VS G = - R2/R1 R1 R3 ZIN = R2 + s R2 (R1 + R3) C1 = R2 + s Leq (R1 + R3) >> R2 FUNCTION GENERATOR C – + R2 R1 – } RA } RB + frequency ∝ R1, R2, C amplitude ∝ RA, RB 16 FN8161.4 December 4, 2009 X9118 Thin Shrink Small Outline Plastic Packages (TSSOP) N INDEX AREA E E1 -B1 2 3 0.05(0.002) -AD -CSEATING PLANE A 0.25 0.010 L 0.25(0.010) M GAUGE PLANE BM M14.173 14 LEAD THIN SHRINK SMALL OUTLINE PLASTIC PACKAGE INCHES SYMBOL A A1 A2 b c MIN 0.002 0.031 0.0075 0.0035 0.195 0.169 0.246 0.0177 14 0o 8o 0o MAX 0.047 0.006 0.041 0.0118 0.0079 0.199 0.177 0.256 0.0295 MILLIMETERS MIN 0.05 0.80 0.19 0.09 4.95 4.30 6.25 0.45 14 8o MAX 1.20 0.15 1.05 0.30 0.20 5.05 4.50 6.50 0.75 NOTES 9 3 4 6 7 Rev. 2 4/06 e b 0.10(0.004) M C AM BS α A1 0.10(0.004) A2 c D E1 e E L N 0.026 BSC 0.65 BSC NOTES: 1. These package dimensions are within allowable dimensions of JEDEC MO-153-AC, Issue E. 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. 3. Dimension “D” does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. 4. Dimension “E1” does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side. 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. 6. “L” is the length of terminal for soldering to a substrate. 7. “N” is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. Dimension “b” does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of “b” dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch). 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. (Angles in degrees) α All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com 17 FN8161.4 December 4, 2009
X9118TV14IZ-2.7 价格&库存

很抱歉,暂时无法提供与“X9118TV14IZ-2.7”相匹配的价格&库存,您可以联系我们找货

免费人工找货