0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
CT2-LL2MATD53C

CT2-LL2MATD53C

  • 厂商:

    JDSU

  • 封装:

  • 描述:

    CT2-LL2MATD53C - OC-3 SFP Transceiver (1310 nm and 1550 nm) - JDS Uniphase Corporation

  • 数据手册
  • 价格&库存
CT2-LL2MATD53C 数据手册
COMMUNICATIONS MODULES & SUBSYSTEMS OC-3 SFP Transceiver (1310 nm and 1550 nm) CT2 Series Key Features • SFP MSA compatible • Fully OC-3 SONET compliant at all reaches: IR-1, LR-1, and LR-2 • Microprocessor-based design fully implements the Digital Diagnostic Monitoring Interface • Automatic output power and extinction ratio control over temperature and lifetime to compensate for laser efficiency degradation • Expandable options, such as a custom software user interface Applications • Metro access • Metro core • Wide area networks The JDSU CT2 Series OC-3 (155 Mb/s) transceiver module integrates optics and electronics in a Small Form Factor Pluggable (SFP) package. It is Multisource Agreement (MSA) compatible and designed for operation at 1310 nm and 1550 nm. The CT2 Series SFP transceiver provides a fully OC-3 SONET compliant interface between the SONET/SDH photonic layer and the electrical layer. Its microprocessor-based modular design implements all features specified in the SFP MSA compatible 2-wire Serial Digital Diagnostic Monitoring Interface for Optical Transceivers. The major components in this module include a Fabry-Perot or uncooled distributed feedback (DFB) based optical transmitter, a PIN based optical receiver with integrated transimpedence amplifier (TIA), a microprocessor, a limiting post amplifier, and a laser driver. The modular transceiver design offers a "hot pluggable" interface, allowing the same basic architecture to be used for IR-1, LR-1, and LR-2 versions. Compliance • GR-253-CORE • ITU-T G.957 • SFF-8472 NORTH AMERICA : 800 498-JDSU (5378) WORLDWIDE : +800 5378-JDSU WEBSITE : www.jdsu.com OC-3 SFP TRANSCEIVER 2 Dimensions Diagram (Specifications in mm unless otherwise noted; see dimensions table on next page.) K REF J MIN A A F REF D F REF A M C P N Y MAX B H MAX L MIN X 45° Y MAX G REF Section A-A S R MAX See Detail Y Q W T U X REF V AG AF AA REF AE REF Z Z Z AB MAX Detail Y Section Z-Z OC-3 SFP TRANSCEIVER 3 Dimension Table for the CT2 Designator A B C D E F G H J K L M N P Q R S T U V W X Y Z AA AB AE Dimension 13.7 mm 8.6 mm 8.5 mm 13.4 mm 1.0 mm 2.3 mm 4.2 mm 2.0 mm 28.5 mm 55.0 mm 1.1 mm x 45° 2.0 mm 2.25 mm 1.0 mm 9.2 mm 0.7 mm 45.0 mm 34.6 mm 41.8 mm 2.7 mm 2.7 mm 7.3 mm 2.0 mm 0.45 mm 8.6 mm 2.6 mm 6.0 mm Tolerance ±0.1 mm ±0.1 mm ±0.1 mm ±0.1 mm Maximum Reference Reference Maximum Minimum Reference Minimum ±0.25 mm ±0.1 mm ±0.1 mm ±0.1 mm Maximum ±0.2 mm ±0.3 mm ±0.15 mm ±0.05 mm ±0.1 mm Reference Maximum ±0.05 mm Reference Maximum Reference Comments Transceiver width, nose piece or front that extends inside cage Transceiver height, front, that extends inside cage Transceiver height, rear Transceiver width, rear Extension of front sides outside of cage Location of cage grounding springs from centerline, top Location of side cage grounding springs from top Width of cage grounding springs Location of transition between nose piece and rear of transceiver Transceiver overall length Chamfer on bottom of housing Height of rear shoulder from transceiver printed circuit board Location of printed circuit board to bottom of transceiver Thickness of printed circuit board Width of printed circuit board Width of skirt in rear of transceiver Length from latch shoulder to rear of transceiver Length from latch shoulder to bottom opening of transceiver Length from latch shoulder to end of printed circuit board Length from latch shoulder to shoulder of transceiver outside of cage (location of positive stop) Clearance for actuator tines Transceiver length extending outside of cage Maximum length of top and bottom transceiver extending outside of cage Height of latch boss Transceiver height, front, that extends inside the cage Length of latch boss Width of cavity that contains the actuator Bail Latch Color Code Definition Bail Latch Color Yellow Red White Wavelength 1310 nm 1310 nm 1550 nm Typical Reach IR (15 km) LR (40 km) LR (80 km) OC-3 SFP TRANSCEIVER 4 CT2 Electrical Pad Layout 20 19 18 17 16 15 14 13 12 11 VeeT TDTD+ VeeT VccT VccR VeeR RD+ RDVeeR 1 2 3 4 5 6 7 8 9 10 VeeT Tx Fault Tx Disable MOD-DEF(2) MOD-DEF(1) MOD-DEF(0) Rate Select LOS VeeR VeeR Top of Board Bottom of Board (As Viewed through Top of Board) Transceiver Pin Descriptions Pin TD TDb RD RDb Rate_select TxDIS LOS Description Un-clocked, multirate, differential serial bit stream (OC-3) used to drive the optical transmitter. Internally AC coupled and terminated via internal 100 Ω differential impedence. Differential received electrical signal capable of detecting OC-3 bit patterns. The differential pair is internally biased and AC coupled. This signal requires 100 Ω external differential termination. Internally monitored and available for future use. Can be customized for specific applications. Transmitter Disable Input. A logic HIGH on this input pin disables the transmitter's laser so that there is no optical output. If left open the transmitter will be disabled. Loss of Signal (Open Collector). A logic HIGH on this output indicates an incoming signal level that is less than -36 dBm but no greater than -44 dBm. LOS shall deassert (logic LOW) when a 3 dB (maximum), 0.5 dB (mininum) hysteresis is obtained. Transmitter fault (Open collector). A logic HIGH indicates that the transmitter is in a fault condition. MOD_DEF(0) is internally grounded to indicate the presence of the module. Must be pulled-up on host board with a 10 KΩ resistor. MOD_DEF(1) is the clock of the 2 wire interface for module monitoring. MOD_DEF(2) is the data line of the 2 wire interface for module monitoring. Receiver, Transmitter power supply, respectively Receiver, Transmitter ground, respectively. The chassis ground and circuit ground isolation is configurable. Tx_fault MOD_DEF(0) MOD_DEF(1) MOD_DEF(2) VccR,VccT VeeR, VeeT OC-3 SFP TRANSCEIVER 5 Absolute Maximum Ratings Parameter Extended operating case temperature range Storage case temperature range Supply voltage Voltage on any input/output pin High-speed output source current Lead soldering temperature/time Operating relative humidity (non-condensing) Receiver optical input power (PIN) Minimum -40 °C -40 °C -0.5 V 0V 5% - Maximum 85 °C 85 °C 4.0 V Vcc 50 mA 250 °C/10 seconds 85% 3 dBm Transceiver Electrical Input/Output Characteristics (Vcc = 3.3 V±5%) Parameter Input data signal levels input voltage swing, DVIN (internally AC coupled) Transmitter disable input (disabled/enabled) Rate select input (high data rate/low data rate) Transmitter fault output (asserted/deasserted) Output data signal levels1 output voltage swing, DVOUT (internally AC coupled) Loss-of-signal output (output high, VOH/output low, VOL) Minimum 200 mV 2.0 V/0 V 2.8 V/0 V 2.4 V/0 V 400 mV 2.4 V/0 V Maximum 2000 mV Vcc/0.8 V Vcc/0.6 V Vcc/0.5 V 2000 mV Vcc/0.5 V 1. Terminated into 100 Ω differential. These levels are guaranteed down to 2 dB lower than the typical receiver sensitivity for each data rate and reach. OC-3 SFP TRANSCEIVER 6 Timing of Status and Control Input/Output Parameter TX_DISABLE assert time TX_DISABLE deassert time Time to initialize TX_FAULT assert time TX_DISABLE for reset LOS assert time LOS deassert time 2-wire serial clock rate Symbol t_off t_on t_init t_fault t_reset t_loss_on t_loss_off f_serial_clock Condition Time from rising edge of TX_DISABLE to when the output optical power falls below 10% of nominal Time from falling edge of TX_DISABLE to when the output optical power rises above 90% of nominal Upon power up or negation of TX_FAULT due to TX_DISABLE Time from a fault condition to TX_FAULT assertion Time TX_DISABLE must be held HIGH to reset TX_FAULT Time from loss of signal to assertion of LOS Time from non-loss condition to LOS deassertion - Specification Maximum 10 µs Maximum 10 µs Maximum Maximum Minimum Maximum Maximum Maximum 300 ms 100 µs 10 µs 100 µs 100 µs 100 kHz Power Supply Voltage Parameter Supply voltage Minimum Typical Maximum Typical Maximum IR-1 3.1 V 3.3 V 3.5 V 222 mA 300 mA LR-1 3.1 V 3.3 V 3.5 V 245 mA 300 mA LR-2 3.1 V 3.3 V 3.5 V 245 mA 300 mA Power supply current drain1 1. Applies to hardware revision 2. Does not include output termination resistor current. OC-3 SFP TRANSCEIVER 7 Specifications Parameter Average output power1 Minimum Typical Maximum Minimum Typical Maximum Minimum Typical Maximum Typical Maximum Minimum Minimum Typical Maximum Minimum Maximum Minimum Minimum Maximum Maximum Maximum Typical Maximum Minimum Typical Minimum Minimum Minimum Typical Maximum Maximum Maximum Maximum Minimum Maximum Maximum IR-1 -15 dBm -8 dBm 1261 nm 1360 nm 4 nm 8.2 dB 2200 ps LR-1 LR-2 BOL power output1 TX operating wavelength Spectral width2 (rms) Side mode suppression ratio3 (DFB laser) Extinction ratio4 (BOL) Extinction ratio4 (EOL) Optical rise and fall times (20 to 80%) Eye mask of optical output Eye mask margin5 (filtered) Operating receiver wavelength Jitter generation (peak-to-peak)6 Jitter generation (rms)6 Power output with transmitter disabled Receiver sensitivity (BOL, BER=1 x 10-10, ER=12 dB) Receiver sensitivity (EOL, BER=1 x 10-10, ER=10 dB) Maximum received optical power Link status response time Optical path penalty Dispersion Receiver reflectance Minimum optical return loss BER floor Reflect into Tx for
CT2-LL2MATD53C 价格&库存

很抱歉,暂时无法提供与“CT2-LL2MATD53C”相匹配的价格&库存,您可以联系我们找货

免费人工找货