Surface Mount Multilayer Ceramic Chip Capacitors (SMD MLCCs)
KPS Series, High Voltage, X7R Dielectric,
500 – 630 VDC (Commercial Grade)
Overview
KEMET Power Solutions (KPS) High Voltage stacked
capacitors utilize a proprietary lead-frame technology
to vertically stack one or two multilayer ceramic chip
capacitors into a single compact surface mount package.
The attached lead-frame mechanically isolates the
capacitor(s) from the printed circuit board, thereby
offering advanced mechanical and thermal stress
performance. Isolation also addresses concerns for
audible microphonic noise that may occur when a bias
voltage is applied. A two-chip stack offers up to double
the capacitance in the same or smaller design footprint
when compared to traditional surface mount MLCC
devices. Providing up to 10 mm of board flex capability,
KPS Series High Voltage capacitors are environmentally
friendly and in compliance with RoHS legislation.
KEMET’s KPS Series devices in X7R dielectric exhibit a
predictable change in capacitance with respect to time and
voltage, and boast a minimal change in capacitance with
reference to ambient temperature. Capacitance change is
limited to ±15% from −55°C to +125°C. These devices are
capable of Pb-Free reflow profiles and provide lower ESR, ESL
and higher ripple current capability when compared to other
dielectric solutions.
Conventional uses include both snubbers and filters
in applications such as switching power supplies and
lighting ballasts. Their exceptional performance at high
frequencies has made high voltage ceramic capacitors the
preferred dielectric choice of design engineers worldwide.
In addition to their use in power supplies, these capacitors
are widely used in industries related to automotive
(hybrid), telecommunications, medical, military, aerospace,
semiconductors, and test/diagnostic equipment.
Benefits
• −55°C to +125°C operating temperature range
• Reliable and robust termination system
• EIA 2220 case size
• DC voltage ratings of 500 V and 630 V
• Capacitance offerings ranging from 0.047 µF up to 1.0 µF
• Available capacitance tolerances of ±10% and ±20%
• Higher capacitance in the same footprint
• Potential board space savings
Click image above for interactive 3D content
Ordering Information
C
Ceramic
2220
C
Case Size Specification/
(L"x W")
Series
2220
C=
Standard
Open PDF in Adobe Reader for full functionality
105
Capacitance
Code (pF)
Two significant
digits and
number of
zeros.
M
C
Rated
Capacitance
Voltage
1
Tolerance
(VDC)
K = ±10%
M = ±20%
C = 500
B = 630
R
2
C
7186
Dielectric
Failure Rate/
Design
Leadframe Finish2
Packaging/
Grade
(C-Spec)
R = X7R
1 = KPS single
chip stack
2 = KPS double
chip stack
C = 100% Matte Sn
See “Packaging
C-Spec Ordering
Options Table”
Double chip stacks ("2" in the 13th character position of the ordering code) are only available in M (±20%) capacitance tolerance.
Single chip stacks ("1" in the 13th character position of the ordering code) are available in K (±10%) or M (±20%) tolerances.
2
Additional leadframe finish options may be available. Contact KEMET for details.
1
One world. One KEMET
© KEMET Electronics Corporation • KEMET Tower • One East Broward Boulevard
Fort Lauderdale, FL 33301 USA • 954-766-2800 • www.kemet.com
C1036_X7R_KPS_HV_SMD • 11/5/2019
1
Surface Mount Multilayer Ceramic Chip Capacitors (SMD MLCCs)
KPS Series, High Voltage, X7R Dielectric, 500 VDC – 630 VDC (Commercial Grade)
Packaging C-Spec Ordering Options Table
Packaging Type1
Packaging/Grade
Ordering Code (C-Spec)2
7" Reel (Embossed Plastic Tape)/Unmarked
13" Reel (Embossed Plastic Tape)/Unmarked
1
7186
7289
The terms "Marked" and "Unmarked" pertain to laser marking option of capacitors. All packaging options labeled as "Unmarked" will contain capacitors
that have not been laser marked. The option to laser mark is not available on these devices. For more information see "Capacitor Marking".
Benefits cont.
• Advanced protection against thermal and mechanical
stress
• Provides up to 10 mm of board flex capability
• Reduces audible microphonic noise
• Extremely low ESR and ESL
• Lead (Pb)-free, RoHS and REACH compliant
• Capable of Pb-free reflow profiles
• Non-polar device, minimizing installation concerns
• Film alternative
Applications
Typical applications include switch mode power supplies (input filters, resonators, tank circuits, snubber circuits, output
filters), high voltage coupling and DC blocking, lighting ballasts, voltage multiplier circuits, DC/DC converters and coupling
capacitors in Ćuk converters. Markets include power supply, LCD fluorescent backlight ballasts, HID lighting, telecom
equipment, industrial and medical equipment/control, LAN/WAN interface, analog and digital modems, and automotive
(electric and hybrid vehicles, charging stations and lighting applications).
Application Note
X7R dielectric is not recommended for AC line filtering or pulse applications.
© KEMET Electronics Corporation • KEMET Tower • One East Broward Boulevard
Fort Lauderdale, FL 33301 USA • 954-766-2800 • www.kemet.com
C1036_X7R_KPS_HV_SMD • 11/5/2019
2
Surface Mount Multilayer Ceramic Chip Capacitors (SMD MLCCs)
KPS Series, High Voltage, X7R Dielectric, 500 VDC – 630 VDC (Commercial Grade)
Qualification/Certification
Commercial Grade products are subject to internal qualification. Details regarding test methods and conditions are
referenced in Table 4 , Performance and Reliability.
Environmental Compliance
Lead (Pb)-free, RoHS, and REACH compliant without exemptions.
Dimensions – Millimeters (Inches)
TOP VIEW
Single or Double Chip Stack
PROFILE VIEW
Double Chip Stack
Single Chip Stack
L
L
W
H
H
LW
LW
Number of
Chips
EIA Size
Code
Metric Size
Code
L
Length
W
Width
H
Height
LW
Lead Width
Mounting
Technique
Single
2220
5650
6.00 (0.236)
±0.50 (0.020)
6.00 (0.236)
±0.50 (0.020)
5.00 (0.197)
±0.50 (0.020)
5.00 (0.197)
±0.50 (0.020)
3.50 (0.138)
±0.30 (0.012)
1.60 (0.063)
±0.30 (0.012)
1.60 (0.063)
±0.30 (0.012)
Solder Reflow
Only
Double
2220
5650
© KEMET Electronics Corporation • KEMET Tower • One East Broward Boulevard
Fort Lauderdale, FL 33301 USA • 954-766-2800 • www.kemet.com
5.00 (0.197)
±0.50 (0.020)
C1036_X7R_KPS_HV_SMD • 11/5/2019
3
Surface Mount Multilayer Ceramic Chip Capacitors (SMD MLCCs)
KPS Series, High Voltage, X7R Dielectric, 500 VDC – 630 VDC (Commercial Grade)
Electrical Parameters/Characteristics
Item
Parameters/Characteristics
Operating Temperature Range
−55°C to +125°C
Capacitance Change with Reference to
+25°C and 0 Vdc Applied (TCC)
±15%
Aging Rate (Maximum % Capacitance Loss/Decade Hour)
3.0%
1
2
3
4
Dielectric Withstanding Voltage (DWV)
Dissipation Factor (DF) Maximum Limit at 25°C
Insulation Resistance (IR) Minimum Limit at 25°C
150% of rated voltage for voltage rating of < 1000V
120% of rated voltage for voltage rating of ≥ 1000V
(5±1 seconds and charge/discharge not exceeding 50mA)
2.5%
1,000 megohm microfarads or 100GΩ
(500 VDC applied for 120±5 seconds at 25°C)
Regarding Aging Rate: Capacitance measurements (including tolerance) are indexed to a referee time of 1,000 hours.
DWV is the voltage a capacitor can withstand (survive) for a short period of time. It exceeds the nominal and continuous working voltage of the
capacitor.
3
Capacitance and dissipation factor (DF) measured under the following conditions:
1kHz ± 50Hz and 1.0 ± 0.2 Vrms if capacitance ≤ 10µF
120Hz ± 10Hz and 0.5 ± 0.1 Vrms if capacitance > 10µF
4
To obtain IR limit, divide MΩ-µF value by the capacitance and compare to GΩ limit. Select the lower of the two limits.
Note: When measuring capacitance it is important to ensure the set voltage level is held constant. The HP4284 and Agilent E4980 have a feature known
as Automatic Level Control (ALC). The ALC feature should be switched to "ON".
1
2
Post Environmental Limits
High Temperature Life, Biased Humidity, Moisture Resistance
Dielectric
Rated DC
Voltage
Capacitance
Value
> 25
X7R
16/25
< 16
Dissipation Factor
(Maximum %)
Capacitance
Shift
Insulation
Resistance
±20%
10% of Initial
Limit
3.0
All
5.0
7.5
© KEMET Electronics Corporation • KEMET Tower • One East Broward Boulevard
Fort Lauderdale, FL 33301 USA • 954-766-2800 • www.kemet.com
C1036_X7R_KPS_HV_SMD • 11/5/2019
4
Surface Mount Multilayer Ceramic Chip Capacitors (SMD MLCCs)
KPS Series, High Voltage, X7R Dielectric, 500 VDC – 630 VDC (Commercial Grade)
Table 1 – Capacitance Range/Selection Waterfall (2220 Case Sizes)
Case Size/Series
Capacitance
Capacitance
Code
0.047 µF
0.10 µF
0.15 µF
0.22 µF
0.33 µF
0.47 µF
473
104
154
224
334
474
0.10 µF
0.22 µF
0.33 µF
0.47 µF
0.68 µF
1.0 µF
104
224
334
474
684
105
Capacitance
Capacitance
Code
C2220C
Voltage Code
C
B
D
Rated Voltage (VDC)
500
630
1000
Capacitance
Tolerance
Single Chip Stack
K
K
K
K
K
K
Product Availability and Chip Thickness
Codes – See Table 2 for Chip Thickness
Dimensions
M
M
M
M
M
M
JP
JP
JP
JP
JP
JP
JP
JP
JP
JP
M
M
M
M
M
M
JR
JR
JR
JR
JR
JR
JR
JR
JR
JR
500
C
630
B
Double Chip Stack
Rated Voltage (VDC)
Voltage Code
Case Size/Series
1000
D
C2220C
These products are protected under US Patent 8,331,078 other patents pending, and any foreign counterparts.
SnPb termination options available. "C"(100% Sn) & "L"(SnPb) Terminations.
© KEMET Electronics Corporation • KEMET Tower • One East Broward Boulevard
Fort Lauderdale, FL 33301 USA • 954-766-2800 • www.kemet.com
C1036_X7R_KPS_HV_SMD • 11/5/2019
5
Surface Mount Multilayer Ceramic Chip Capacitors (SMD MLCCs)
KPS Series, High Voltage, X7R Dielectric, 500 VDC – 630 VDC (Commercial Grade)
Table 2 – Chip Thickness/Tape & Reel Packaging Quantities
Paper Quantity
Plastic Quantity
Thickness
Code
Case
Size
Thickness ±
Range (mm)
7" Reel
13" Reel
7" Reel
13" Reel
JP
2220
3.50 ± 0.30
0
0
300
1,300
JR
2220
5.00 ± 0.50
0
0
200
800
Package quantity based on finished chip thickness specifications.
Table 3 – KPS Land Pattern Design Recommendations (mm)
Median (Nominal) Land
Protrusion
EIA SIZE
CODE
METRIC
SIZE
CODE
C
Y
X
V1
V2
2220
5650
2.69
2.08
4.78
7.70
6.00
V1
Y
Y
X
X
C
C
V2
Grid Placement Courtyard
KEMET’s KPS Series land pattern design recommendations have been evaluated through extensive internal testing and
validation. KPS lead frames are used to mechanically isolate the MLCC from the PCB and provide stress relief for increased
mechanical robustness. The land pattern dimensions for each EIA size code are designed to be encompassed within the end
terminations thus regulating solder wicking and maintaining lead frame flexibility. This design is optimized to enable durable
solder joint fillets which improve the mechanical integrity and reliability upon placement.
© KEMET Electronics Corporation • KEMET Tower • One East Broward Boulevard
Fort Lauderdale, FL 33301 USA • 954-766-2800 • www.kemet.com
C1036_X7R_KPS_HV_SMD • 11/5/2019
6
Surface Mount Multilayer Ceramic Chip Capacitors (SMD MLCCs)
KPS Series, High Voltage, X7R Dielectric, 500 VDC – 630 VDC (Commercial Grade)
Soldering Process
To prevent degradation of temperature cycling capability,
care must be taken to prevent solder from flowing into
the inner side of the lead frames (inner side of "J" lead in
contact with the circuit board).
After soldering, the capacitors should be air cooled to room
temperature before further processing. Forced air cooling
is not recommended.
Hand soldering should be performed with care due to the
difficulty in process control. If performed, care should be
taken to avoid contact of the soldering iron to the capacitor
body. The iron should be used to heat the solder pad,
applying solder between the pad and the lead, until reflow
occurs. Once reflow occurs, the iron should be removed
immediately. (Preheating is required when hand soldering
to avoid thermal shock.)
Profile Feature
SnPb Assembly Pb-Free Assembly
Preheat/Soak
Temperature Minimum (TSmin)
100°C
150°C
Temperature Maximum (TSmax)
150°C
200°C
Time (ts) from Tsmin to Tsmax)
60 – 120 seconds
60 – 120 seconds
Ramp-up Rate (TL to TP)
3°C/seconds maximum 3°C/seconds maximum
Liquidous Temperature (TL)
183°C
217°C
Time Above Liquidous (tL)
60 – 150 seconds
60 – 150 seconds
Peak Temperature (TP)
235°C
250°C
Time within 5°C of Maximum
20 seconds maximum 10 seconds maximum
Peak Temperature (tP)
Ramp-down Rate (TP to TL) 6°C/seconds maximum 6°C/seconds maximum
Time 25°C to Peak
6 minutes maximum
8 minutes maximum
Temperature
Note: All temperatures refer to the center of the package, measured on the
package body surface that is facing up during assembly reflow.
TP
TL
Temperature
KEMET’s KPS Series devices are compatible with IR
reflow techniques. Preheating of these components is
recommended to avoid extreme thermal stress. KEMET's
recommended profile conditions for IR reflow reflect the
profile conditions of the IPC/J–STD–020D standard for
moisture sensitivity testing.
tP
Maximum Ramp-up Rate = 3°C/second
Maximum Ramp-down Rate = 6°C/second
tL
Tsmax
Tsmin
25
ts
25°C to Peak
Time
© KEMET Electronics Corporation • KEMET Tower • One East Broward Boulevard
Fort Lauderdale, FL 33301 USA • 954-766-2800 • www.kemet.com
C1036_X7R_KPS_HV_SMD • 11/5/2019
7
Surface Mount Multilayer Ceramic Chip Capacitors (SMD MLCCs)
KPS Series, High Voltage, X7R Dielectric, 500 VDC – 630 VDC (Commercial Grade)
Table 4 – Performance & Reliability: Test Methods and Conditions
Stress
Reference
Test or Inspection Method
Terminal Strength
JIS–C–6429
Appendix 1, Note: Force of 1.8 kg for 60 seconds.
Board Flex
JIS–C–6429
Appendix 2, Note: 5.0 mm minimum
Magnification 50 X. Conditions:
Solderability
J–STD–002
a) Method B, 4 hours at 155°C, dry heat at 235°C
b) Method B at 215°C category 3
c) Method D, category 3 at 250°C
Temperature Cycling
JESD22 Method JA–104
Biased Humidity
MIL–STD–202
Method 103
Moisture Resistance
Thermal Shock
High Temperature Life
Storage Life
Vibration
Mechanical Shock
Resistance to Solvents
MIL–STD–202
Method 106
MIL–STD–202
Method 107
MIL–STD–202
Method 108
MIL–STD–202
Method 108
MIL–STD–202
Method 204
MIL–STD–202
Method 213
MIL–STD–202
Method 215
1,000 cycles (−55°C to +125°C). Measurement at 24 hours +/−4 hours after test conclusion.
Load Humidity: 1,000 hours 85°C/85% RH and 200 VDC maximum. Add 100 K ohm resistor.
Measurement at 24 hours +/−4 hours after test conclusion.
Low Volt Humidity: 1,000 hours 85°C/85% RH and 1.5 V. Add 100 K ohm resistor.
Measurement at 24 hours +/−4 hours after test conclusion.
t = 24 hours/cycle. Steps 7a and 7b not required.
Measurement at 24 hours +/−4 hours after test conclusion.
−55°C/+125°C. Note: Number of cycles required – 300. Maximum transfer time – 20
seconds. Dwell time – 15 minutes. Air-Air.
1,000 hours at 125°C with rated voltage applied.
150°C, 0 VDC for 1,000 hours.
5 g's for 20 minutes, 12 cycles each of 3 orientations. Note: Use 8" X 5" PCB 0.031" thick,
7 secure points on one long side and 2 secure points at corners of opposite sides. Parts
mounted within 2" from any secure point. Test from 10 – 2,000 Hz.
Figure 1 of Method 213, Condition F.
Add aqueous wash chemical, OKEM Clean or equivalent.
Storage & Handling
Ceramic chip capacitors should be stored in normal working environments. While the chips themselves are quite robust in
other environments, solderability will be degraded by exposure to high temperatures, high humidity, corrosive atmospheres,
and long term storage. In addition, packaging materials will be degraded by high temperature–reels may soften or warp
and tape peel force may increase. KEMET recommends that maximum storage temperature not exceed 40ºC and maximum
storage humidity not exceed 70% relative humidity. Temperature fluctuations should be minimized to avoid condensation on
the parts and atmospheres should be free of chlorine and sulfur bearing compounds. For optimized solderability chip stock
should be used promptly, preferably within 1.5 years of receipt.
© KEMET Electronics Corporation • KEMET Tower • One East Broward Boulevard
Fort Lauderdale, FL 33301 USA • 954-766-2800 • www.kemet.com
C1036_X7R_KPS_HV_SMD • 11/5/2019
8
Surface Mount Multilayer Ceramic Chip Capacitors (SMD MLCCs)
KPS Series, High Voltage, X7R Dielectric, 500 VDC – 630 VDC (Commercial Grade)
Construction
Detailed Cross Section
Dielectric Material
(BaTiO3)
Leadframe
(Phosphor Bronze - Alloy 510)
Leadframe Attach
(High Melting Point Solder)
Inner Electrodes
(Ni)
End Termination/
External Electrode
(Cu)
Barrier Layer
(Ni)
Dielectric Material
(BaTiO3)
Termination Finish
(Sn)
Termination Finish
(Sn)
Inner Electrodes
Barrier Layer
(Ni)
(Ni)
End Termination/
External Electrode
(Cu)
Product Marking
Laser marking option is not available on:
• C0G, Ultra Stable X8R and Y5V dielectric devices
• EIA 0402 case size devices
• EIA 0603 case size devices with Flexible Termination option.
• KPS Commercial and Automotive grade stacked devices.
These capacitors are supplied unmarked only.
© KEMET Electronics Corporation • KEMET Tower • One East Broward Boulevard
Fort Lauderdale, FL 33301 USA • 954-766-2800 • www.kemet.com
C1036_X7R_KPS_HV_SMD • 11/5/2019
9
Surface Mount Multilayer Ceramic Chip Capacitors (SMD MLCCs)
KPS Series, High Voltage, X7R Dielectric, 500 VDC – 630 VDC (Commercial Grade)
Tape & Reel Packaging Information
KEMET offers multilayer ceramic chip capacitors packaged in 8, 12 and 16 mm tape on 7" and 13" reels in accordance with
EIA Standard 481. This packaging system is compatible with all tape-fed automatic pick and place systems. See Table 2 for
details on reeling quantities for commercial chips.
Embossed Carrier
Embossment
12 mm (0.472”)
or
16 mm (0.629”)
Top Tape Thickness
0.10 mm (0.004”)
Maximum Thickness
180 mm (7.0”)
or
330 mm (13.0”)
Table 5 – Carrier Tape Configuration – Embossed Plastic (mm)
EIA Case Size
Tape Size (W)*
Pitch (P1)*
01005 – 0402
8
2
0603 – 1210
8
4
1805 – 1808
12
4
≥ 1812
12
8
KPS 1210
12
8
KPS 1812 and 2220
16
12
Array 0612
8
4
*Refer to Figure 1 for W and P1 carrier tape reference locations.
*Refer to Table 5 for tolerance specifications.
© KEMET Electronics Corporation • KEMET Tower • One East Broward Boulevard
Fort Lauderdale, FL 33301 USA • 954-766-2800 • www.kemet.com
C1036_X7R_KPS_HV_SMD • 11/5/2019
10
Surface Mount Multilayer Ceramic Chip Capacitors (SMD MLCCs)
KPS Series, High Voltage, X7R Dielectric, 500 VDC – 630 VDC (Commercial Grade)
Figure 1 – Embossed (Plastic) Carrier Tape Dimensions
P2
T
T2
ØD0
P0
(10 pitches cumulative
tolerance on tape ±0.2 mm)
A0
E1
F
K0
B1
S1
W
E2
B0
P1
T1
Center Lines of Cavity
B1 is for tape feeder reference only,
including draft concentric about B0.
Embossment
For cavity size,
see Note 1 Table 4
ØD1
Cover Tape
User Direction of Unreeling
Table 6 – Embossed (Plastic) Carrier Tape Dimensions
Metric will govern
Constant Dimensions — Millimeters (Inches)
Tape Size
D0
8 mm
12 mm
1.5 +0.10/0.0−0.0
(0.059 +0.004/−0.0)
16 mm
D1 Minimum
Note 1
1.0
(0.039)
1.5
(0.059)
E1
P0
P2
1.75 ±0.10
4.0 ±0.10
2.0 ±0.05
(0.069 ±0.004) (0.157 ±0.004) (0.079 ±0.002)
R Reference
Note 2
25.0
(0.984)
30
(1.181)
S1 Minimum
Note 3
T
Maximum
T1
Maximim
0.600
(0.024)
0.600
(0.024)
0.100
(0.004)
Variable Dimensions — Millimeters (Inches)
Tape Size
8 mm
12 mm
16 mm
B1 Maximum
E2 Minimum
Note 4
4.35
6.25
Single (4 mm)
(0.171)
(0.246)
Single (4 mm) and
8.2
10.25
Double (8 mm)
(0.323)
(0.404)
12.1
14.25
Triple (12 mm)
(0.476)
(0.561)
Pitch
F
P1
3.5 ±0.05
4.0 ±0.10
(0.138 ±0.002) (0.157 ±0.004)
5.5 ±0.05
8.0 ±0.10
(0.217 ±0.002) (0.315 ±0.004)
7.5 ±0.05
12.0 ±0.10
(0.138 ±0.002) (0.157 ±0.004)
T2
Maximum
2.5
(0.098)
4.6
(0.181)
4.6
(0.181)
W
Maximum
8.3
(0.327)
12.3
(0.484)
16.3
(0.642)
A0 , B 0 & K0
Note 5
1. The embossment hole location shall be measured from the sprocket hole controlling the location of the embossment. Dimensions of embossment
location and hole location shall be applied independent of each other.
2. The tape with or without components shall pass around R without damage (see Figure 5).
3. If S1 < 1.0 mm, there may not be enough area for cover tape to be properly applied (see EIA Standard 481 paragraph 4.3 section b).
4. B1 dimension is a reference dimension for tape feeder clearance only.
5. The cavity defined by A0, B0 and K0 shall surround the component with sufficient clearance that:
(a) the component does not protrude above the top surface of the carrier tape.
(b) the component can be removed from the cavity in a vertical direction without mechanical restriction, after the top cover tape has been removed.
(c) rotation of the component is limited to 20° maximum for 8 and 12 mm tapes and 10° maximum for 16 mm tapes (see Figure 2).
(d) lateral movement of the component is restricted to 0.5 mm maximum for 8 and 12 mm wide tape and to 1.0 mm maximum for 16 mm tape (see
Figure 3).
(e) for KPS Series product, A0 and B0 are measured on a plane 0.3 mm above the bottom of the pocket.
(f) see Addendum in EIA Standard 481 for standards relating to more precise taping requirements.
© KEMET Electronics Corporation • KEMET Tower • One East Broward Boulevard
Fort Lauderdale, FL 33301 USA • 954-766-2800 • www.kemet.com
C1036_X7R_KPS_HV_SMD • 11/5/2019
11
Surface Mount Multilayer Ceramic Chip Capacitors (SMD MLCCs)
KPS Series, High Voltage, X7R Dielectric, 500 VDC – 630 VDC (Commercial Grade)
Packaging Information Performance Notes
1. Cover Tape Break Force: 1.0 kg minimum.
2. Cover Tape Peel Strength: The total peel strength of the cover tape from the carrier tape shall be:
Tape Width
Peel Strength
8 mm
0.1 to 1.0 newton (10 to 100 gf)
12 and 16 mm
0.1 to 1.3 newton (10 to 130 gf)
The direction of the pull shall be opposite the direction of the carrier tape travel. The pull angle of the carrier tape shall be
165° to 180° from the plane of the carrier tape. During peeling, the carrier and/or cover tape shall be pulled at a velocity of
300 ±10 mm/minute.
3. Labeling: Bar code labeling (standard or custom) shall be on the side of the reel opposite the sprocket holes. Refer to EIA
Standards 556 and 624.
Figure 2 – Maximum Component Rotation
°
T
Maximum Component Rotation
Top View
Maximum Component Rotation
Side View
Typical Pocket Centerline
Tape
Maximum
Width (mm) Rotation (
8,12
20
16 – 200
10
Bo
°
T)
Typical Component Centerline
Ao
Figure 3 – Maximum Lateral Movement
8 mm & 12 mm Tape
0.5 mm maximum
0.5 mm maximum
°
s
Tape
Width (mm)
8,12
16 – 56
72 – 200
Maximum
Rotation (
20
10
5
Figure 4 – Bending Radius
Embossed
Carrier
16 mm Tape
°
S)
Punched
Carrier
1.0 mm maximum
1.0 mm maximum
R
© KEMET Electronics Corporation • KEMET Tower • One East Broward Boulevard
Fort Lauderdale, FL 33301 USA • 954-766-2800 • www.kemet.com
Bending
Radius
R
C1036_X7R_KPS_HV_SMD • 11/5/2019
12
Surface Mount Multilayer Ceramic Chip Capacitors (SMD MLCCs)
KPS Series, High Voltage, X7R Dielectric, 500 VDC – 630 VDC (Commercial Grade)
Figure 5 – Reel Dimensions
Full Radius,
See Note
W3
(Includes
flange distortion
at outer edge)
Access Hole at
Slot Location
(Ø 40 mm minimum)
W2
D
A
(See Note)
N
C
(Arbor hole
diameter)
B
(see Note)
(Measured at hub)
W1
(Measured at hub)
If present,
tape slot in core
for tape start:
2.5 mm minimum width x
10.0 mm minimum depth
Note: Drive spokes optional; if used, dimensions B and D shall apply.
Table 7 – Reel Dimensions
Metric will govern
Constant Dimensions — Millimeters (Inches)
Tape Size
A
B Minimum
C
D Minimum
8 mm
178 ±0.20
(7.008 ±0.008)
or
330 ±0.20
(13.000 ±0.008)
1.5
(0.059)
13.0 +0.5/−0.2
(0.521 +0.02/−0.008)
20.2
(0.795)
12 mm
16 mm
Variable Dimensions — Millimeters (Inches)
Tape Size
N Minimum
W1
W2 Maximum
W3
50
(1.969)
8.4 +1.5/−0.0
(0.331 +0.059/−0.0)
12.4 +2.0/−0.0
(0.488 +0.078/−0.0)
16.4 +2.0/−0.0
(0.646 +0.078/−0.0)
14.4
(0.567)
18.4
(0.724)
22.4
(0.882)
Shall accommodate tape
width without interference
8 mm
12 mm
16 mm
© KEMET Electronics Corporation • KEMET Tower • One East Broward Boulevard
Fort Lauderdale, FL 33301 USA • 954-766-2800 • www.kemet.com
C1036_X7R_KPS_HV_SMD • 11/5/2019
13
Surface Mount Multilayer Ceramic Chip Capacitors (SMD MLCCs)
KPS Series, High Voltage, X7R Dielectric, 500 VDC – 630 VDC (Commercial Grade)
Figure 6 – Tape Leader & Trailer Dimensions
Embossed Carrier
Punched Carrier
8 mm & 12 mm only
END
Carrier Tape
Round Sprocket Holes
START
Top Cover Tape
Elongated Sprocket Holes
(32 mm tape and wider)
Trailer
160 mm minimum
Components
100 mm
minimum leader
400 mm minimum
Top Cover Tape
Figure 7 – Maximum Camber
Elongated Sprocket Holes
(32 mm & wider tapes)
Carrier Tape
Round Sprocket Holes
1 mm maximum, either direction
Straight Edge
250 mm
© KEMET Electronics Corporation • KEMET Tower • One East Broward Boulevard
Fort Lauderdale, FL 33301 USA • 954-766-2800 • www.kemet.com
C1036_X7R_KPS_HV_SMD • 11/5/2019
14
Surface Mount Multilayer Ceramic Chip Capacitors (SMD MLCCs)
KPS Series, High Voltage, X7R Dielectric, 500 VDC – 630 VDC (Commercial Grade)
KEMET Electronics Corporation Sales Offices
For a complete list of our global sales offi ces, please visit www.kemet.com/sales.
Disclaimer
All product specifi cations, statements, information and data (collectively, the “Information”) in this datasheet are subject to change. The customer is responsible for
checking and verifying the extent to which the Information contained in this publication is applicable to an order at the time the order is placed. All Information given
herein is believed to be accurate and reliable, but it is presented without guarantee, warranty, or responsibility of any kind, expressed or implied.
Statements of suitability for certain applications are based on KEMET Electronics Corporation’s (“KEMET”) knowledge of typical operating conditions for such
applications, but are not intended to constitute – and KEMET specifi cally disclaims – any warranty concerning suitability for a specifi c customer application or use.
The Information is intended for use only by customers who have the requisite experience and capability to determine the correct products for their application. Any
technical advice inferred from this Information or otherwise provided by KEMET with reference to the use of KEMET’s products is given gratis, and KEMET assumes
no obligation or liability for the advice given or results obtained.
Although KEMET designs and manufactures its products to the most stringent quality and safety standards, given the current state of the art, isolated component
failures may still occur. Accordingly, customer applications which require a high degree of reliability or safety should employ suitable designs or other safeguards
(such as installation of protective circuitry or redundancies) in order to ensure that the failure of an electrical component does not result in a risk of personal injury
or property damage.
Although all product–related warnings, cautions and notes must be observed, the customer should not assume that all safety measures are indicted or that other
measures may not be required.
KEMET is a registered trademark of KEMET Electronics Corporation.
© KEMET Electronics Corporation • KEMET Tower • One East Broward Boulevard
Fort Lauderdale, FL 33301 USA • 954-766-2800 • www.kemet.com
C1036_X7R_KPS_HV_SMD • 11/5/2019
15