KK74ACT109N

KK74ACT109N

  • 厂商:

    KODENSHI(可天士)

  • 封装:

  • 描述:

    KK74ACT109N - Dual J-K Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS - KODENSHI KOREA CO...

  • 详情介绍
  • 数据手册
  • 价格&库存
KK74ACT109N 数据手册
TECHNICAL DATA KK74ACT109 Dual J-K Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS The KK74ACT109 is identical in pinout to the LS/ALS109, HC/HCT109. The KK74ACT109 may be used as a level converter for interfacing TTL or NMOS outputs to High Speed CMOS inputs. This device consists of two J-K flip-flops with individual set, reset, and clock inputs. Changes at the inputs are reflected at the outputs with the next low-to-high transition of the clock. Both Q to Q outputs are available from each flip-flop. • TTL/NMOS Compatible Input Levels • Outputs Directly Interface to CMOS, NMOS, and TTL • Operating Voltage Range: 4.5 to 5.5 V • Low Input Current: 1.0 µA; 0.1 µA @ 25°C • Outputs Source/Sink 24 mA ORDERING INFORMATION KK74ACT109N Plastic KK74ACT109D SOIC TA = -40° to 85° C for all packages PIN ASSIGNMENT LOGIC DIAGRAM FUNCTION TABLE Inputs Set L H L H H H H PIN 16=VCC PIN 8 = GND Reset H L L H H H H Clock X X X J X X X L H L H K X X X L L H H Outputs Q H L H * Q L H H* H L Toggle No Change H L H H L XX No Change X = Don’t care * Both outputs will remain high as long as Set and Reset are low, but the output states are unpredictable if Set and Reset go high simultaneously. 1 KK74ACT109 MAXIMUM RATINGS* Symbol VCC VIN VOUT IIN IOUT ICC PD Tstg TL * Parameter DC Supply Voltage (Referenced to GND) DC Input Voltage (Referenced to GND) DC Output Voltage (Referenced to GND) DC Input Current, per Pin DC Output Sink/Source Current, per Pin DC Supply Current, VCC and GND Pins Power Dissipation in Still Air, Plastic DIP+ SOIC Package+ Storage Temperature Lead Temperature, 1 mm from Case for 10 Seconds (Plastic DIP or SOIC Package) Value -0.5 to +7.0 -0.5 to VCC +0.5 -0.5 to VCC +0.5 ±20 ±50 ±50 750 500 -65 to +150 260 Unit V V V mA mA mA mW °C °C Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. +Derating - Plastic DIP: - 10 mW/°C from 65° to 125°C SOIC Package: : - 7 mW/°C from 65° to 125°C RECOMMENDED OPERATING CONDITIONS Symbol VCC VIN, VOUT TJ TA IOH IOL tr, tf * Parameter DC Supply Voltage (Referenced to GND) DC Input Voltage, Output Voltage (Referenced to GND) Junction Temperature (PDIP) Operating Temperature, All Package Types Output Current - High Output Current - Low Input Rise and Fall Time (except Schmitt Inputs) * Min 4.5 0 -40 Max 5.5 VCC 140 +85 -24 24 Unit V V °C °C mA mA ns/V VCC =4.5 V VCC =5.5 V 0 0 10 8.0 VIN from 0.8 V to 2.0 V This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, VIN and VOUT should be constrained to the range GND≤(VIN or VOUT)≤VCC. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or VCC). Unused outputs must be left open. 2 KK74ACT109 DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) VCC Symbol VIH VIL VOH Parameter Minimum HighLevel Input Voltage Maximum Low Level Input Voltage Minimum HighLevel Output Voltage Test Conditions VOUT=0.1 V or VCC-0.1 V VOUT=0.1 V or VCC-0.1 V IOUT ≤ -50 µA VIN=VIH or VIL IOH=-24 mA IOH=-24 mA VOL Maximum LowLevel Output Voltage IOUT ≤ 50 µA * * Guaranteed Limits 2 5 °C 2.0 2.0 0.8 0.8 4.4 5.4 3.86 4.86 0.1 0.1 0.36 0.36 ±0.1 -40°C to 8 5 °C 2.0 2.0 0.8 0.8 4.4 5.4 3.76 4.76 0.1 0.1 0.44 0.44 ±1.0 1.5 75 -75 4.0 40 µA mA mA mA µA V Unit V V V V 4.5 5.5 4.5 5.5 4.5 5.5 4.5 5.5 4.5 5.5 4.5 5.5 5.5 5.5 5.5 5.5 5.5 VIN=VIH or VIL IOL=24 mA IOL=24 mA VIN=VCC or GND VIN=VCC - 2.1 V VOLD=1.65 V Max VOHD=3.85 V Min VIN=VCC or GND IIN ∆ICCT IOLD IOHD ICC Maximum Input Leakage Current Additional Max ICC/Input +Minimum Dynamic Output Current +Minimum Dynamic Output Current Maximum Quiescent Supply Current (per Package) * All outputs loaded; thresholds on input associated with output under test. +Maximum test duration 2.0 ms, one output loaded at a time. 3 KK74ACT109 AC ELECTRICAL CHARACTERISTICS (VCC=5.0 V ± 10%, CL=50pF,Input tr=tf=3.0 ns) Guaranteed Limits Symbol fmax tPLH tPHL tPLH tPHL CIN Parameter Maximum Clock Frequency (Figure 1) Propagation Delay , Clock to Q or Q (Figure 1) Propagation Delay , Clock to Q or Q (Figure 1) Propagation Delay , Set or Reset to Q or Q (Figure 2) Propagation Delay , Set or Reset to Q or Q (Figure 2) Maximum Input Capacitance 2 5 °C Min 145 4.0 3.0 2.5 2.5 4.5 11.0 10.0 9.5 10.0 Max -40°C to 85°C Min 125 3.5 2.5 2.0 2.0 4.5 13.0 11.0 10.5 11.5 Max MHz ns ns ns ns pF Unit Typical @25°C,VCC=5.0 V CPD Power Dissipation Capacitance 35 pF TIMING REQUIREMENTS (VCC=5.0 V ± 10%, CL=50pF, Input tr=tf=3.0 ns) Guaranteed Limits Symbol tsu th tw trec Parameter Minimum Setup Time, J or K to Clock (Figure 3) Minimum Hold Time, Clock to J or K (Figure 3) Minimum Pulse Width, Set, Reset, Clock (Figures 1,2) Minimum Recovery Time, Set or Reset to Clock (Figure 2) 2 5 °C 2.0 2.0 5.0 0 -40°C to 8 5 °C 2.5 2.0 6.0 0 Unit ns ns ns ns 4 KK74ACT109 Figure 1. Switching Waveform Figure 2. Switching Waveform Figure 3. Switching Waveform EXPANDED LOGIC DIAGRAM 5 KK74ACT109 N S UFFIX PLAS TIC DIP (MS - 0 0 1 BB) A Dimens ion, mm 16 9 B Symbol A MIN 18.67 6.1 MAX 19.69 7.11 5.33 1 8 B C F L D F 0.36 1.14 2.54 7.62 0° 2.92 7.62 0.2 0.38 0.56 1.78 C -T- SEATING PLAN E G H H J N G D 0.25 (0.010) M T K M J K L M N 10° 3.81 8.26 0.36 NOTES : 1. Dimen s io n s “A ”, “B” d o n o t in clu d e mo ld flas h o r p ro tru s io n s . Maximu m mo ld flas h o r p ro tru s io n s 0.25 mm (0.010) p er s id e. D S UFFIX S OIC (MS - 0 1 2 AC) Dimens ion, mm A 16 9 Symbol A MIN 9.8 3.8 1.35 0.33 0.4 1.27 5.72 0° 0.1 0.19 5.8 0.25 MAX 10 4 1.75 0.51 1.27 H B P B C 1 G 8 C R x 45 D F G -TD 0.25 (0.010) M T C M K SEAT ING PLAN E J F M H J K M P R 8° 0.25 0.25 6.2 0.5 NOTES : 1. Dimen s io ns A an d B d o n o t in clud e mo ld flas h o r p rotru s ion . 2. M aximu m mo ld flas h o r p ro tru s io n 0.15 mm (0.006) p er s id e fo r A ; fo r B ‑ 0.25 mm (0.010) p er s id e. 6
KK74ACT109N
1. 物料型号: - 型号为KK74ACT109,有塑料封装(KK74ACT109N)和SOIC封装(KK74ACT109D)两种形式。

2. 器件简介: - KK74ACT109是一种高速硅门CMOS工艺制造的双J-K触发器,具有置位和复位功能。该器件的引脚排列与LS/ALS109和HC/HCT109相同,可以用作TTL或NMOS输出与高速CMOS输入之间的电平转换器。

3. 引脚分配: - 第16脚为Vcc(电源),第8脚为GND(地)。

4. 参数特性: - 工作电压范围:4.5V至5.5V。 - 输入电流低:1.0μA(25°C时)和0.1μA。 - 输出电流:源/汇24mA。

5. 功能详解: - 该芯片包含两个独立的J-K触发器,每个都有置位、复位和时钟输入。在时钟的下一次低到高的跃变时,输入端的变化会反映在输出端。每个触发器都有Q和Q'输出。

6. 应用信息: - 可以作为电平转换器,用于接口TTL或NMOS输出到高速CMOS输入。

7. 封装信息: - 提供了塑料DIP和SOIC两种封装的尺寸信息,包括最小和最大尺寸。
KK74ACT109N 价格&库存

很抱歉,暂时无法提供与“KK74ACT109N”相匹配的价格&库存,您可以联系我们找货

免费人工找货