KK74HC163AN

KK74HC163AN

  • 厂商:

    KODENSHI(可天士)

  • 封装:

  • 描述:

    KK74HC163AN - Presettable Counters High-Performance Silicon-Gate CMOS - KODENSHI KOREA CORP.

  • 详情介绍
  • 数据手册
  • 价格&库存
KK74HC163AN 数据手册
TECHNICAL DATA KK74HC163A Presettable Counters High-Performance Silicon-Gate CMOS The KK74HC163A is identical in pinout to the LS/ALS163. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LS/ALSTTL outputs. The KK74HC163A is programmable 4-bit synchronous counter that feature parallel Load, synchronous Reset, a Carry Output for cascading and count-enable controls. The KK74HC163A is binary counter with synchronous Reset. • Outputs Directly Interface to CMOS, NMOS, and TTL • Operating Voltage Range: 2.0 to 6.0 V • Low Input Current: 1.0 µA • High Noise Immunity Characteristic of CMOS Devices ORDERING INFORMATION KK74HC163AN Plastic KK74HC163AD SOIC TA = -55° to 125° C for all packages LOGIC DIAGRAM PIN ASSIGNMENT PIN 16 =VCC PIN 8 = GND FUNCTION TABLE Inputs Reset L H H H H X Load X L H H H X Enable P X X X L H X Enable T X X L X H X Clock Q0 L P0 Outputs Q1 L P1 Q2 L P2 Q3 L P3 Function Reset to “0” Preset Data No count No count Count No count No change No change Count up No change X=don’t care P0,P1,P2,P3 = logic level of Data inputs Ripple Carry Out = Enable T • Q0 • Q1 • Q2 • Q3 1 KK74HC163A MAXIMUM RATINGS* Symbol VCC VIN VOUT IIN IOUT ICC PD Tstg TL * Parameter DC Supply Voltage (Referenced to GND) DC Input Voltage (Referenced to GND) DC Output Voltage (Referenced to GND) DC Input Current, per Pin DC Output Current, per Pin DC Supply Current, VCC and GND Pins Power Dissipation in Still Air, Plastic DIP+ SOIC Package+ Storage Temperature Lead Temperature, 1 mm from Case for 10 Seconds (Plastic DIP or SOIC Package) Value -0.5 to +7.0 -1.5 to VCC +1.5 -0.5 to VCC +0.5 ±20 ±25 ±50 750 500 -65 to +150 260 Unit V V V mA mA mA mW °C °C Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. +Derating - Plastic DIP: - 10 mW/°C from 65° to 125°C SOIC Package: : - 7 mW/°C from 65° to 125°C RECOMMENDED OPERATING CONDITIONS Symbol VCC VIN, VOUT TA tr, tf Parameter DC Supply Voltage (Referenced to GND) DC Input Voltage, Output Voltage (Referenced to GND) Operating Temperature, All Package Types Input Rise and Fall Time (Figure 1) VCC =2.0 V VCC =4.5 V VCC =6.0 V Min 2.0 0 -55 0 0 0 Max 6.0 VCC +125 1000 500 400 Unit V V °C ns This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, VIN and VOUT should be constrained to the range GND≤(VIN or VOUT)≤VCC. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or VCC). Unused outputs must be left open. 2 KK74HC163A DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) VCC Symbol Parameter Test Conditions V Guaranteed Limit 2 5 °C to -55°C 1.5 3.15 4.2 0.5 1.35 1.8 1.9 4.4 5.9 3.98 5.48 0.1 0.1 0.1 0.26 0.26 ±0.1 4.0 ≤85 °C 1.5 3.15 4.2 0.5 1.35 1.8 1.9 4.4 5.9 3.84 5.34 0.1 0.1 0.1 0.33 0.33 ±1.0 40 ≤125 °C 1.5 3.15 4.2 0.5 1.35 1.8 1.9 4.4 5.9 3.7 5.2 0.1 0.1 0.1 0.4 0.4 ±1.0 160 µA µA V Unit VIH Minimum HighLevel Input Voltage Maximum Low Level Input Voltage Minimum HighLevel Output Voltage VOUT=0.1 V or VCC-0.1 V ⎢IOUT⎢≤ 20 µA VOUT=0.1 V or VCC-0.1 V ⎢IOUT⎢ ≤ 20 µA VIN=VIH or VIL ⎢IOUT⎢ ≤ 20 µA VIN=VIH or VIL ⎢IOUT⎢ ≤ 6.0 mA ⎢IOUT⎢ ≤ 7.8 mA 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 4.5 6.0 2.0 4.5 6.0 4.5 6.0 6.0 6.0 V VIL V VOH V VOL Maximum LowLevel Output Voltage VIN=VIH or VIL ⎢IOUT⎢ ≤ 20 µA VIN=VIH or VIL ⎢IOUT⎢ ≤ 6.0 mA ⎢IOUT⎢ ≤ 7.8 mA IIN ICC Maximum Input Leakage Current Maximum Quiescent Supply Current (per Package) VIN=VCC or GND VIN=VCC or GND IOUT=0µA 3 KK74HC163A AC ELECTRICAL CHARACTERISTICS (CL=50pF,Input tr=tf=6.0 ns) VCC Symbol Parameter V Guaranteed Limit 2 5 °C to -55°C 6 30 35 120 20 16 145 22 18 110 16 14 135 18 15 120 22 18 145 22 20 75 15 13 10 ≤85°C ≤125°C Unit fmax Maximum Clock Frequency (Figures1,6) 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 - 5 24 28 160 23 20 185 25 20 150 18 15 175 20 16 160 27 22 185 28 24 95 19 16 10 4 20 24 200 28 22 320 30 23 190 20 17 210 22 20 200 30 25 220 35 28 110 22 19 10 MHz tPLH Maximum Propagation Delay Clock to Q tPHL (Figures 1,6) ns ns tPLH Maximum Propagation Delay Enable T to Ripple Carry Out tPHL (Figures 2,6) ns ns tPLH Maximum Propagation Delay Clock to Ripple tPHL Carry Out (Figures 1,6) ns ns tTLH, tTHL Maximum Output Transition Time, Any Output, (Figures 1 and 6) Maximum Input Capacitance Power Dissipation Capacitance (Per Gate) ns CIN pF Typical @25°C,VCC=5.0 V 30 pF CPD Used to determine the no-load dynamic power consumption: PD=CPDVCC2f+ICCVCC 4 KK74HC163A TIMING REQUIREMENTS (CL=50pF,Input tr=tf=6.0 ns) VCC Symbol Parameter V Guaranteed Limit 2 5 °C to -55°C 40 15 12 60 15 12 60 20 17 80 20 17 3 3 3 3 3 3 3 3 3 80 15 12 60 12 10 60 12 10 1000 500 400 ≤85°C ≤125°C Unit tsu Minimum Setup Time, Preset Data Inputs to Clock (Figure 4) Minimum Setup Time, Load to Clock (Figure 4) Minimum Setup Time, Reset to Clock (Figure 3) Minimum Setup Time, Enable T or Enable P to Clock (Figure 5) Minimum Hold Time, Clock to Load or Preset Data Inputs (Figure 4) Minimum Hold Time, Clock to Reset (Figure 3) Minimum Hold Time, Clock to Enable T or Enable P (Figure 5) Minimum Recovery Time, Load Inactive to Clock (Figure 4) Minimum Pulse Width, Clock (Figure 1) 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 60 20 18 75 20 18 75 25 23 95 25 23 3 3 3 3 3 3 3 3 3 95 20 17 75 15 13 75 15 13 1000 500 400 80 30 20 90 30 20 90 35 25 110 35 25 3 3 3 3 3 3 3 3 3 110 26 23 90 18 15 90 18 15 1000 500 400 ns tsu ns tsu ns tsu ns th ns th ns th ns trec ns tw ns tw Minimum Pulse Width, Reset (Figure 3) ns tr, tf Maximum Input Rise and Fall Times (Figure 1) ns 5 KK74HC163A Figure 1. Switching Waveforms Figure 2. Switching Waveforms Figure 3. Switching Waveforms Figure 4. Switching Waveforms Figure 5. Switching Waveforms Figure 6. Test Circuit 6 KK74HC163A VCC=Pin 16 GND=Pin 8 The flip-flops shown in the circuit diagrams are Toggle-Enable flip-flops. A Toggle-Enable flip-flop is a combination of a D flip-flop and a T flip-flop. When loading data from Preset inputs P0, P1, P2, and P3, the Load signal is used to disable the Toggle input (Tn) of the flip-flop. The logic level at the Pn input is then clocked to the Q output of the flip-flop on the next rising edge of the clock. A logic zero on the Reset device input forces the internal clock (C) high and resets the Q output of the flip-flop low. Figure 7.Expanded logic diagram 7 KK74HC163A Sequence illustrated in waveforms: 1. Reset outputs to zero. 2. Preset to binary twelve. 3. Count to thirteen, fourteen, fifteen, zero, one, and two. 4. Inhibit. Figure 8. Timing Diagram 8 KK74HC163A TYPICAL APPLICATIONS CASCADING Note:When used in these cascaded configurations the clock fmax guaranteed limits may not apply. Actual performance will depend on number of stages. This limitation is due to set up times between Enable (Port) and clock. Figure 9. N-Bit Synchronous Counters Figure 10. Nibble Ripple Counter 9 KK74HC163A N S UFFIX PLAS TIC DIP (MS - 0 0 1 BB) A Dimens ion, mm 16 9 B Symbol A MIN 18.67 6.1 MAX 19.69 7.11 5.33 1 8 B C F L D F 0.36 1.14 2.54 7.62 0° 2.92 7.62 0.2 0.38 0.56 1.78 C -T- SEATING PLAN E G H H J N G D 0.25 (0.010) M T K M J K L M N 10° 3.81 8.26 0.36 NOTES : 1. Dimen s io n s “A ”, “B” d o n o t in clu d e mo ld flas h o r p ro tru s io n s . Maximu m mo ld flas h o r p ro tru s io n s 0.25 mm (0.010) p er s id e. D S UFFIX S OIC (MS - 0 1 2 AC) Dimens ion, mm A 16 9 Symbol A MIN 9.8 3.8 1.35 0.33 0.4 1.27 5.72 0° 0.1 0.19 5.8 0.25 MAX 10 4 1.75 0.51 1.27 H B P B C 1 G 8 C R x 45 D F G -TD 0.25 (0.010) M T C M K SEAT ING PLAN E J F M H J K M P R 8° 0.25 0.25 6.2 0.5 NOTES : 1. Dimen s io ns A an d B d o n o t in clud e mo ld flas h o r p rotru s ion . 2. M aximu m mo ld flas h o r p ro tru s io n 0.15 mm (0.006) p er s id e fo r A ; fo r B ‑ 0.25 mm (0.010) p er s id e. 10
KK74HC163AN
物料型号: - 型号为KK74HC163A。

器件简介: - KK74HC163A是一款高性能的硅门CMOS可编程4位同步计数器,具有并行加载、同步复位、进位输出用于级联和计数使能控制功能。与LS/ALS163引脚兼容,输入兼容标准CMOS输出,加上上拉电阻后兼容LS/ALSTTL输出。

引脚分配: - PIN 16 = Vcc(电源) - PIN 8 = GND(地)

参数特性: - 工作电压范围:2.0至6.0伏特 - 低输入电流:1.0微安 - 最大值参数包括供电电压、输入电压、输出电压、每引脚输入电流、每引脚输出电流、供电电流、静态空气功耗、存储温度和引脚温度等。

功能详解: - 该计数器为二进制计数器,具有同步复位功能。 - 输出可以直接与CMOS、NMOS和TTL接口。 - 具有高抗干扰特性,这是CMOS设备的特点。

应用信息: - 由于文档中没有提供具体的应用案例,可以推断KK74HC163A适用于需要计数功能的数字电路,如频率计数器、定时器等。

封装信息: - 提供了塑料封装(KK74HC163AN)和SOIC封装(KK74HC163AD)。 - 工作温度范围为-55°C至+125°C。
KK74HC163AN 价格&库存

很抱歉,暂时无法提供与“KK74HC163AN”相匹配的价格&库存,您可以联系我们找货

免费人工找货