LTC2486
16-Bit 2-/4-Channel ΔS ADC
with PGA and Easy Drive
Input Current Cancellation
DESCRIPTION
FEATURES
Up to 2 Differential or 4 Single-Ended Inputs
n Easy Drive Technology Enables Rail-to-Rail Inputs
with Zero Differential Input Current
n Directly Digitizes High Impedance Sensors with
Full Accuracy
n 600nV RMS Noise
n Programmable Gain from 1 to 256
n Integrated High Accuracy Temperature Sensor
n GND to V
CC Input/Reference Common Mode Range
n Programmable 50Hz, 60Hz, or Simultaneous
50Hz/60Hz Rejection Mode
n 2ppm INL, No Missing Codes
n 1ppm Offset and 15ppm Full-Scale Error
n 2x Speed Mode/Reduced Power Mode (15Hz Using
Internal Oscillator and 80µA at 7.5Hz Output)
n No Latency: Digital Filter Settles in a Single Cycle,
Even After a New Channel is Selected
n Single Supply 2.7V to 5.5V Operation (0.8mW)
n Internal Oscillator
n Tiny 4mm × 3mm DFN Package
n
APPLICATIONS
n
n
n
n
Direct Sensor Digitizer
Direct Temperature Measurement
Instrumentation
Industrial Process Control
The LTC®2486 is a 4-channel (2-channel differential),
16‑bit, No Latency DS™ ADC with Easy Drive™ technology.
The patented sampling scheme eliminates dynamic input
current errors and the shortcomings of on-chip buffering
through automatic cancellation of differential input current.
This allows large external source impedances and rail-torail input signals to be directly digitized while maintaining
exceptional DC accuracy.
The LTC2486 includes programmable gain, a high accuracy
temperature sensor, and an integrated oscillator. This device can be configured to measure an external signal (from
combinations of 4 analog input channels operating in single
ended or differential modes) or its internal temperature
sensor. It can be programmed to reject line frequencies of
50Hz, 60Hz, or simultaneous 50Hz/60Hz, provide a programmable gain from 1 to 256 in 8 steps, and configured to
double its output rate. The integrated temperature sensor
offers 1/2°C resolution and 2°C absolute accuracy.
The LTC2486 allows a wide common mode input range
(0V to VCC), independent of the reference voltage. Any
combination of single-ended or differential inputs can
be selected and the first conversion after a new channel
selection is valid.
L, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear
Technology Corporation. No Latency DS and Easy Drive are trademarks of Linear Technology
Corporation. All other trademarks are the property of their respective owners.
TYPICAL APPLICATION
Data Acquisition System with Temperature Compensation
Absolute Temperature Error
2.7V TO 5.5V
4-CHANNEL
MUX
IN+
16-BIT ∆Σ ADC
WITH EASY-DRIVE
–
IN
CH3
COM
REF+
REF–
SDI
SCK
SDO
CS
4
10µF
4-WIRE
SPI INTERFACE
3
ABSOLUTE ERROR (°C)
0.1µF
VCC
CH0
CH1
CH2
5
2
1
0
–1
–2
–3
TEMPERATURE
SENSOR
–4
fO
OSC
–5
–55
2486 TA01a
–30
–5
20
45
70
TEMPERATURE (°C)
95
120
2486 TA01b
2486fe
For more information www.linear.com/LTC2486
1
LTC2486
ABSOLUTE MAXIMUM RATINGS
(Notes 1, 2)
PIN CONFIGURATION
Supply Voltage (VCC).................................... –0.3V to 6V
Analog Input Voltage
(CH0 to CH3, COM)....................–0.3V to (VCC + 0.3V)
REF+, REF –.................................–0.3V to (VCC + 0.3V)
Digital Input Voltage......................–0.3V to (VCC + 0.3V)
Digital Output Voltage....................–0.3V to (VCC + 0.3V)
Operating Temperature Range
LTC2486C................................................. 0°C to 70°C
LTC2486I..............................................–40°C to 85°C
Storage Temperature Range................... –65°C to 150°C
FO
1
14 REF–
SDI
2
13 REF+
SCK
3
CS
4
SDO
5
10 CH2
GND
6
9 CH1
COM
7
8 CH0
12 VCC
11 CH3
15
DE PACKAGE
14-LEAD (4mm × 3mm) PLASTIC DFN
TJMAX = 125°C, θJA = 37°C/W
EXPOSED PAD (PIN 15) IS GND, MUST BE SOLDERED TO PCB
ORDER INFORMATION
LEAD FREE FINISH
TAPE AND REEL
PART MARKING*
PACKAGE DESCRIPTION
TEMPERATURE RANGE
LTC2486CDE#PBF
LTC2486CDE#TRPBF
2486
14-Lead (4mm × 3mm) Plastic DFN
0°C to 70°C
LTC2486IDE#PBF
LTC2486IDE#TRPBF
2486
14-Lead (4mm × 3mm) Plastic DFN
–40°C to 85°C
Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
Consult LTC Marketing for information on non-standard lead based finish parts.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/
ELECTRICAL CHARACTERISTICS (NORMAL SPEED)
The l denotes the specifications which
apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Notes 3, 4)
PARAMETER
CONDITIONS
Resolution (No Missing Codes)
0.1V ≤ VREF ≤ VCC, –FS ≤ VIN ≤ +FS (Note 5)
Integral Nonlinearity
5V ≤ VCC ≤ 5.5V, VREF = 5V, VIN(CM) = 2.5V (Note 6)
2.7V ≤ VCC ≤ 5.5V, VREF = 2.5V, VIN(CM) = 1.25V (Note 6)
Offset Error
2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Note 14)
Offset Error Drift
2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC
2.5V ≤ VREF ≤ VCC, IN+ = 0.75VREF, IN– = 0.25VREF
2.5V ≤ VREF ≤ VCC, IN+ = 0.75VREF, IN– = 0.25VREF
2.5V ≤ VREF ≤ VCC, IN+ = 0.25VREF, IN– = 0.75VREF
2.5V ≤ VREF ≤ VCC, IN+ = 0.25VREF, IN– = 0.75VREF
Positive Full-Scale Error
Positive Full-Scale Error Drift
Negative Full-Scale Error
Negative Full-Scale Error Drift
MIN
TYP
MAX
l
2
1
20
ppm of VREF
ppm of VREF
l
0.5
5
µV
32
ppm of VREF
16
UNITS
Bits
10
l
nV/°C
0.1
ppm of VREF/°C
32
l
ppm of VREF
0.1
ppm of VREF/°C
Total Unadjusted Error
5V ≤ VCC ≤ 5.5V, VREF = 2.5V, VIN(CM) = 1.25V
5V ≤ VCC ≤ 5.5V, VREF = 5V, VIN(CM) = 2.5V
2.7V ≤ VCC ≤ 5.5V, VREF = 2.5V, VIN(CM) = 1.25V
15
15
15
ppm of VREF
ppm of VREF
ppm of VREF
Output Noise
5.5V < VCC < 2.7V, 2.5V ≤ VREF ≤ VCC,
GND ≤ IN+ = IN– ≤ VCC (Note 13)
0.6
µVRMS
Internal PTAT Signal
TA = 27°C (Note 14)
27.8
Internal PTAT Temperature Coefficient
28.2
93.5
Programmable Gain
2
28.0
l
1
mV
µV/°C
256
2486fe
For more information www.linear.com/LTC2486
LTC2486
ELECTRICAL
CHARACTERISTICS (2X SPEED)
The l denotes the specifications which apply over the
full operating temperature range, otherwise specifications are at TA = 25°C. (Notes 3, 4)
PARAMETER
CONDITIONS
Resolution (No Missing Codes)
0.1V ≤ VREF ≤ VCC, –FS ≤ VIN ≤ +FS (Note 5)
MIN
Integral Nonlinearity
5V ≤ VCC ≤ 5.5V, VREF = 5V, VIN(CM) = 2.5V (Note 6)
2.7V ≤ VCC ≤5.5V, VREF = 2.5V, VIN(CM) = 1.25V (Note 6)
l
l
Offset Error
2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Note 14)
l
Offset Error Drift
2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC
Positive Full-Scale Error
2.5V ≤ VREF ≤ VCC, IN+ = 0.75VREF, IN– = 0.25VREF
Positive Full-Scale Error Drift
2.5V ≤ VREF ≤ VCC, IN+ = 0.75VREF, IN– = 0.25VREF
Negative Full-Scale Error
2.5V ≤ VREF ≤ VCC, IN+ = 0.25VREF, IN– = 0.75VREF
Negative Full-Scale Error Drift
2.5V ≤ VREF ≤ VCC, IN+ = 0.25VREF, IN– = 0.75VREF
Output Noise
2.7V ≤ VCC ≤ 5.5V, 2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC
Programmable Gain
TYP
MAX
UNITS
16
Bits
2
1
20
0.2
2
ppm of VREF
ppm of VREF
mV
100
nV/°C
32
l
0.1
ppm of VREF
ppm of VREF/°C
32
l
0.1
ppm of VREF
ppm of VREF/°C
0.85
l
1
µVRMS
128
CONVERTER
CHARACTERISTICS
The l denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at TA = 25°C. (Note 3)
PARAMETER
CONDITIONS
Input Common Mode Rejection DC
2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Note 5)
Input Common Mode Rejection 50Hz ±2%
2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Note 5)
2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Note 5)
2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Notes 5, 7)
2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Notes 5, 8)
2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Notes 5, 9)
2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Note 5)
VREF = 2.5V, IN+ = IN– = GND
VREF = 2.5V, IN+ = IN– = GND (Notes 7, 9)
VREF = 2.5V, IN+ = IN– = GND (Notes 8, 9)
Input Common Mode Rejection 60Hz ±2%
Input Normal Mode Rejection 50Hz ±2%
Input Normal Mode Rejection 60Hz ±2%
Input Normal Mode Rejection 50Hz/60Hz ±2%
Reference Common Mode Rejection DC
Power Supply Rejection DC
Power Supply Rejection, 50Hz ±2%
Power Supply Rejection, 60Hz ±2%
MIN
l
TYP
140
MAX
UNITS
dB
l
140
dB
l
140
dB
l
110
120
dB
l
110
120
dB
140
dB
l
87
l
120
dB
120
dB
120
dB
120
dB
2486fe
For more information www.linear.com/LTC2486
3
LTC2486
ANALOG
INPUT AND REFERENCE
The l denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at TA = 25°C. (Note 3)
SYMBOL
PARAMETER
IN+
Absolute/Common Mode IN+ Voltage (IN+ Corresponds to
the Selected Positive Input Channel or COM)
CONDITIONS
GND – 0.3V
MIN
TYP
VCC + 0.3V
MAX
UNITS
V
IN–
Absolute/Common Mode IN– Voltage (IN– Corresponds to
the Selected Negative Input Channel or COM)
GND – 0.3V
VCC + 0.3V
V
VIN
Input Voltage Range (IN+ – IN–)
Differential/Single-Ended
l
–FS
+FS
V
FS
Full Scale of the Input (IN+ – IN–)
Differential/Single-Ended
l
0.5VREF/Gain
LSB
Least Significant Bit of the Output Code
l
FS/216
REF+
Absolute/Common Mode REF+ Voltage
l
0.1
VCC
V
REF–
Absolute/Common Mode REF– Voltage
l
GND
REF+ – 0.1V
V
l
0.1
V
VREF
Reference Voltage Range (REF+ – REF–)
CS(IN+)
IN+ Sampling Capacitance
CS(IN–)
IN– Sampling Capacitance
11
pF
CS(VREF)
VREF Sampling Capacitance
11
pF
IDC_LEAK(IN+)
IN+ DC Leakage Current
Sleep Mode, IN+ = GND
l
–10
1
10
nA
IDC_LEAK(IN–)
IDC_LEAK(REF+)
IDC_LEAK(REF–)
IN– DC Leakage Current
Sleep Mode, IN– = GND
l
–10
1
10
nA
REF+ DC Leakage Current
Sleep Mode, REF+ = V
l
–100
1
100
nA
REF– DC Leakage Current
Sleep Mode, REF– = GND
l
–100
1
100
nA
tOPEN
MUX Break-Before-Make
QIRR
MUX Off Isolation
VCC
V
11
CC
VIN = 2VP-P DC to 1.8MHz
pF
50
ns
120
dB
DIGITAL
INPUTS AND DIGITAL OUTPUTS
The l denotes the specifications which apply over the
full operating temperature range, otherwise specifications are at TA = 25°C. (Note 3)
SYMBOL
PARAMETER
CONDITIONS
VIH
High Level Input Voltage (CS, fO, SDI)
2.7V ≤ VCC ≤ 5.5V (Note 18)
l
MIN
VIL
Low Level Input Voltage (CS, fO, SDI)
2.7V ≤ VCC ≤ 5.5V
l
VIH
High Level Input Voltage (SCK)
2.7V ≤ VCC ≤ 5.5V (Notes 10, 15)
l
VIL
Low Level Input Voltage (SCK)
2.7V ≤ VCC ≤ 5.5V (Notes 10, 15)
Digital Input Current (CS, fO, SDI)
0V ≤ VIN ≤ VCC
l
–10
IIN
Digital Input Current (SCK)
0V ≤ VIN ≤ VCC (Notes 10, 15)
l
–10
CIN
Digital Input Capacitance (CS, fO, SDI)
CIN
Digital Input Capacitance (SCK)
(Notes 10, 15)
VOH
High Level Output Voltage (SDO)
IO = –800µA
l
VOL
Low Level Output Voltage (SDO)
IO = 1.6mA
High Level Output Voltage (SCK)
IO = –800µA (Notes 10, 17)
l
VOL
Low Level Output Voltage (SCK)
IO = 1.6mA (Notes 10, 17)
l
IOZ
Hi-Z Output Leakage (SDO)
l
UNITS
V
0.5
IIN
VOH
MAX
V
VCC – 0.5
l
l
TYP
VCC – 0.5
V
0.5
V
10
µA
10
µA
10
pF
10
pF
VCC – 0.5
V
0.4
V
VCC – 0.5
V
–10
0.4
V
10
µA
POWER
REQUIREMENTS
The l denotes the specifications which apply over the full operating temperature
range, otherwise specifications are at TA = 25°C. (Note 3)
SYMBOL
PARAMETER
VCC
Supply Voltage
ICC
Supply Current
4
CONDITIONS
MIN
l
Conversion Current (Note 12)
Temperature Measurement (Note 12)
Sleep Mode (Note 12)
l
l
l
TYP
MAX
5.5
V
160
200
1
275
300
2
µA
µA
µA
2.7
UNITS
2486fe
For more information www.linear.com/LTC2486
LTC2486
DIGITAL
INPUTS AND DIGITAL OUTPUTS
The l denotes the specifications which apply over the
full operating temperature range, otherwise specifications are at TA = 25°C. (Note 3)
SYMBOL
PARAMETER
CONDITIONS
fEOSC
External Oscillator Frequency Range
(Note 16)
tHEO
tLEO
tCONV_1
Conversion Time for 1x Speed Mode
tCONV_2
Conversion Time for 2x Speed Mode
fISCK
MAX
UNITS
l
10
1000
kHz
External Oscillator High Period
l
0.125
50
µs
External Oscillator Low Period
l
0.125
50
µs
50Hz Mode
60Hz Mode
Simultaneous 50/60Hz Mode
External Oscillator
l
l
l
157.2
131
144.1
160.3
133.6
146.9
41036/fEOSC (in kHz)
163.5
136.3
149.9
ms
ms
ms
ms
50Hz Mode
60Hz Mode
Simultaneous 50/60Hz Mode
External Oscillator
l
l
l
78.7
65.6
72.2
80.3
66.9
73.6
81.9
68.2
75.1
ms
ms
ms
ms
Internal SCK Frequency
MIN
Internal Oscillator (Notes 10, 17)
External Oscillator (Notes 10, 11, 15)
TYP
20556/fEOSC (in kHz)
38.4
fEOSC/8
DISCK
Internal SCK Duty Cycle
(Notes 10, 17)
l
fESCK
External SCK Frequency Range
(Notes 10, 11, 15)
l
45
kHz
kHz
55
%
4000
kHz
tLESCK
External SCK Low Period
(Notes 10, 11, 15)
l
125
ns
tHESCK
External SCK High Period
(Notes 10, 11, 15)
l
125
ns
tDOUT_ISCK
Internal SCK 24-Bit Data Output Time
Internal Oscillator (Notes 10, 17)
External Oscillator (Notes 10, 11, 15)
l
0.61
tDOUT_ESCK
External SCK 24-Bit Data Output Time
(Notes 10, 11, 15)
t1
CS↓ to SDO Low
l
0
200
ns
t2
CS↑ to SDO High Z
l
0
200
ns
t3
CS↓ to SCK↓
Internal SCK Mode
l
0
200
ns
t4
CS↓ to SCK↑
External SCK Mode
l
50
tKQMAX
SCK↓ to SDO Valid
tKQMIN
SDO Hold After SCK↓
t5
SCK Set-Up Before CS↓
t7
SDI Setup Before SCK↑
(Note 5)
t8
SDI Hold After SCK↑
(Note 5)
0.64
24/fESCK (in kHz)
(Note 5)
ms
ms
ms
ns
200
l
Note 1: Stresses beyond those listed under Absolute Maximum Ratings
may cause permanent damage to the device. Exposure to any Absolute
Maximum Rating condition for extended periods may affect device
reliability and lifetime.
Note 2: All voltage values are with respect to GND.
Note 3: Unless otherwise specified:
VCC = 2.7V to 5.5V
VREFCM = VREF/2, FS = 0.5VREF/Gain
VIN = IN+ – IN–, VIN(CM) = (IN+ – IN–)/2,
where IN+ and IN– are the selected input channels.
Note 4: Use internal conversion clock or external conversion clock source
with fEOSC = 307.2kHz unless other wise specified.
Note 5: Guaranteed by design, not subject to test.
Note 6: Integral nonlinearity is defined as the deviation of a code from a
straight line passing through the actual endpoints of the transfer curve.
The deviation is measured from the center of the quantization band.
Note 7: 50Hz mode (internal oscillator) or fEOSC = 256kHz ±2% (external
oscillator).
Note 8: 60Hz mode (internal oscillator) or fEOSC = 307.2kHz ±2% (external
oscillator).
0.625
192/fEOSC (in kHz)
ns
15
ns
l
50
ns
l
100
ns
l
100
ns
l
Note 9: Simultaneous 50Hz/60Hz mode (internal oscillator) or fEOSC =
280kHz ±2% (external oscillator).
Note 10: The SCK can be configured in external SCK mode or internal SCK
mode. In external SCK mode, the SCK pin is used as a digital input and the
driving clock is fESCK. In the internal SCK mode, the SCK pin is used as a
digital output and the output clock signal during the data output is fISCK.
Note 11: The external oscillator is connected to the fO pin. The external
oscillator frequency, fEOSC, is expressed in kHz.
Note 12: The converter uses its internal oscillator.
Note 13: The output noise includes the contribution of the internal
calibration operations.
Note 14: Guaranteed by design and test correlation.
Note 15: The converter is in external SCK mode of operation such that the
SCK pin is used as a digital input. The frequency of the clock signal driving
SCK during the data output is fESCK and is expressed in Hz.
Note 16: Refer to Applications Information section for performance vs
data rate graphs.
Note 17: The converter in internal SCK mode of operation such that the
SCK pin is used as a digital output.
Note 18: For VCC < 3V, VIH is 2.5V for pin fO.
For more information www.linear.com/LTC2486
2486fe
5
LTC2486
TYPICAL PERFORMANCE CHARACTERISTICS
3
–45°C
1
25°C
0
85°C
–1
–2
3
VCC = 5V
VREF = 2.5V
VIN(CM) = 1.25V
fO = GND
2
INL (ppm OF VREF)
1
–45°C, 25°C, 85°C
0
–1
–2
2
–3
–1.25
2.5
–0.75
4
0
25°C
VCC = 5V
VREF = 2.5V
VIN(CM) = 1.25V
fO = GND
8
85°C
–45°C
–4
–8
12
85°C
2
–45°C
0
–4
12
NUMBER OF READINGS (%)
NUMBER OF READINGS (%)
6
12
4
–0.75
–4
–12
–1.25
1.25
–0.25
0.25
0.75
INPUT VOLTAGE (V)
0
–3 –2.4 –1.8 –1.2 –0.6 0 0.6
OUTPUT READING (µV)
1.25
2486 G06
VCC = 5V, VREF = 5V, VIN = 0V, VIN(CM) = 2.5V
4 TA = 25°C, RMS NOISE = 0.60µV, GAIN = 256
3
4
0
2486 G07
–0.25
0.25
0.75
INPUT VOLTAGE (V)
Long-Term ADC Readings
6
2
1.8
–0.75
5
10,000 CONSECUTIVE
READINGS
RMS = 0.59µV
VCC = 2.7V
AVERAGE = –0.19µV
VREF = 2.5V
10 VIN = 0V
TA = 25°C
8 GAIN = 256
2
1.2
85°C
–45°C
0
Noise Histogram (7.5sps)
14
6
25°C
2486 G05
Noise Histogram (6.8sps)
–3 –2.4 –1.8 –1.2 –0.6 0 0.6
OUTPUT READING (µV)
4
–8
2486 G04
14
1.25
–0.25
0.25
0.75
INPUT VOLTAGE (V)
VCC = 2.7V
VREF = 2.5V
VIN(CM) = 1.25V
fO = GND
8
4
–12
–1.25
2.5
10,000 CONSECUTIVE
READINGS
RMS = 0.60µV
VCC = 5V
AVERAGE = –0.69µV
VREF = 5V
10 VIN = 0V
TA = 25°C
8 GAIN = 256
–0.75
Total Unadjusted Error
(VCC = 2.7V, VREF = 2.5V)
25°C
–8
–12
–2.5 –2 –1.5 –1 –0.5 0 0.5 1 1.5
INPUT VOLTAGE (V)
–1
2486 G03
Total Unadjusted Error
(VCC = 5V, VREF = 2.5V)
12
TUE (ppm OF VREF)
TUE (ppm OF VREF)
8
–45°C, 25°C, 85°C
0
2486 G02
Total Unadjusted Error
(VCC = 5V, VREF = 5V)
VCC = 5V
VREF = 5V
VIN(CM) = 2.5V
fO = GND
1
–3
–1.25
1.25
–0.25
0.25
0.75
INPUT VOLTAGE (V)
2486 G01
12
VCC = 2.7V
VREF = 2.5V
VIN(CM) = 1.25V
fO = GND
–2
TUE (ppm OF VREF)
–3
–2.5 –2 –1.5 –1 –0.5 0 0.5 1 1.5
INPUT VOLTAGE (V)
Integral Nonlinearity
(VCC = 2.7V, VREF = 2.5V)
2
ADC READING (µV)
INL (ppm OF VREF)
3
VCC = 5V
VREF = 5V
VIN(CM) = 2.5V
fO = GND
2
Integral Nonlinearity
(VCC = 5V, VREF = 2.5V)
INL (ppm OF VREF)
Integral Nonlinearity
(VCC = 5V, VREF = 5V)
2
1
0
–1
–2
–3
–4
1.2
1.8
2486 G08
–5
0
10
30
40
20
TIME (HOURS)
50
60
2486 G09
2486fe
For more information www.linear.com/LTC2486
LTC2486
TYPICAL PERFORMANCE CHARACTERISTICS
RMS Noise
vs Input Differential Voltage
VCC = 5V
VREF = 5V
VIN(CM) = 2.5V
TA = 25°C
0.6
0.7
0.6
0.5
0.4
2.5
–1
0
VREF = 2.5V
VIN = 0V
VIN(CM) = GND
TA = 25°C
GAIN = 256
0.6
0.5
3.1
3.5
3.9 4.3
VCC (V)
0.8
4.7
5.1
OFFSET ERROR (ppm OF VREF)
OFFSET ERROR (ppm OF VREF)
2
–0.1
–0.2
75
90
2486 G16
0.2
0.1
3
VREF (V)
4
5
VCC = 5V
VREF = 5V
VIN = 0V
TA = 25°C
0.2
0.1
0
–0.1
–0.2
–0.3
–1
0
1
2486 G14
3
2
VIN(CM) (V)
6
5
4
2486 G15
Offset Error vs VREF
0.3
REF+ = 2.5V
– = GND
REF
VIN = 0V
VIN(CM) = GND
TA = 25°C
0
VCC = 5V
REF– = GND
VIN = 0V
VIN(CM) = GND
TA = 25°C
0.2
0.1
0
–0.1
–0.1
–0.2
–0.3
2.7
90
Offset Error vs VIN(CM)
Offset Error vs VCC
0.3
0
0 15 30 45 60
TEMPERATURE (°C)
1
2486 G13
VCC = 5V
VREF = 5V
VIN = 0V
VIN(CM) = GND
fO = GND
–0.3
–45 –30 –15
0
75
2486 G12
0.3
0.6
0.4
5.5
0 15 30 45 60
TEMPERATURE (°C)
2486 G11
0.7
Offset Error vs Temperature
0.1
0.4
–45 –30 –15
6
5
4
0.5
0.4
2.7
0.2
3
VCC = 5V
VIN = 0V
VIN(CM) = GND
TA = 25°C
GAIN = 256
0.9
0.7
0.3
0.6
RMS Noise vs VREF
1.0
RMS NOISE (µV)
RMS NOISE (µV)
0.8
2
1
VIN(CM) (V)
RMS Noise vs VCC
0.9
0.7
0.5
2486 G10
1.0
VCC = 5V
VREF = 5V
VIN = 0V
VIN(CM) = GND
GAIN = 256
0.8
0.5
0.4
–2.5 –2 –1.5 –1 –0.5 0 0.5 1 1.5 2
INPUT DIFFERENTIAL VOLTAGE (V)
RMS Noise vs Temperature (TA)
0.9
RMS NOISE (µV)
0.8
RMS NOISE (µV)
0.7
1.0
VCC = 5V
VREF = 5V
VIN = 0V
TA = 25°C
GAIN = 256
0.9
0.8
RMS NOISE (µV)
RMS Noise vs VIN(CM)
OFFSET ERROR (ppm OF VREF)
0.9
1.0
OFFSET ERROR (ppm OF VREF)
1.0
–0.2
3.1
3.5
3.9 4.3
VCC (V)
4.7
5.1
5.5
2486 G17
–0.3
0
1
2
3
VREF (V)
4
5
2486 G18
2486fe
For more information www.linear.com/LTC2486
7
LTC2486
TYPICAL PERFORMANCE CHARACTERISTICS
310
308
308
306
304
VCC = 4.1V
VREF = 2.5V
VIN = 0V
VIN(CM) = GND
fO = GND
300
–45 –30 –15
VREF = 2.5V
VIN = 0V
VIN(CM) = GND
fO = GND
TA = 25°C
75
304
REJECTION (dB)
–40
–60
–80
2.5
3.0
3.5
4.5
5.0
–120
2486 G22
30650
180
fO = GND
CS = GND
SCK = NC
SDO = NC
SDI = GND
140
VCC = 2.7V
120
100
–45 –30 –15
30800
VCC = 5V
160
0 15 30 45 60
TEMPERATURE (°C)
2486 G23
75
90
2486 G24
500
fO = GND
1.8 CS = VCC
SCK = NC
1.6
SDO = NC
1.4 SDI = GND
VREF = VCC
IN+ = GND
IN– = GND
400 SCK = NC
SDO = NC
350 SDI = GND
CS GND
f = EXT OSC
300 O
TA = 25°C
450
VCC = 5V
1.0
0.8
VCC = 2.7V
0.4
250
VCC = 5V
200
150
0.2
0 15 30 45 60
TEMPERATURE (°C)
75
90
100
VCC = 3V
0
10
20
OUTPUT DATA RATE (READINGS/SEC)
2486 G25
8
1M
Conversion Current
vs Output Data Rate
SUPPLY CURRENT (µA)
SLEEP MODE CURRENT (µA)
200
30750
FREQUENCY AT VCC (Hz)
2.0
0
–45 –30 –15
10k 100k
1k
100
FREQUENCY AT VCC (Hz)
Conversion Current
vs Temperature
30700
Sleep Mode Current
vs Temperature
0.6
10
2486 G21
PSRR vs Frequency at VCC
–140
30600
1
2486 G20
–80
–120
1.2
–140
5.5
–60
–100
0 20 40 60 80 100 120 140 160 180 200 220
FREQUENCY AT VCC (Hz)
4.0
VCC (V)
VCC = 4.1V DC ±0.7V
= 2.5V
V
–20 INREF
+ = GND
– = GND
IN
–40 fO = GND
TA = 25°C
–100
–140
–80
–120
0
VCC = 4.1V DC ±1.4V
VREF = 2.5V
IN+ = GND
IN– = GND
fO = GND
TA = 25°C
REJECTION (dB)
–20
PSRR vs Frequency at VCC
–60
–100
300
90
VCC = 4.1V DC
VREF = 2.5V
IN+ = GND
IN– = GND
fO = GND
TA = 25°C
–40
302
0 15 30 45 60
TEMPERATURE (°C)
PSRR vs Frequency at VCC
–20
306
2486 G19
0
0
CONVERSION CURRENT (µA)
302
On-Chip Oscillator Frequency
vs VCC
REJECTION (dB)
310
FREQUENCY (kHz)
FREQUENCY (kHz)
On-Chip Oscillator Frequency
vs Temperature
30
2486 G26
2486fe
For more information www.linear.com/LTC2486
LTC2486
TYPICAL PERFORMANCE CHARACTERISTICS
3
1
25°C, 85°C
0
2
INL (ppm OF VREF)
2
–1
–45°C
–2
1
2
85°C
0
–45°C, 25°C
–1
2
–3
–1.25
2.5
–0.75
6
0.4
1.25
2486 G29
VCC = 5V
VIN = 0V
VIN(CM) = GND
fO = GND
TA = 25°C
GAIN = 128
0.2
183.8
0
188.6
186.2
OUTPUT READING (µV)
0
1
3
2
VREF (V)
2486 G30
Offset Error vs VIN(CM)
(2x Speed Mode)
4
5
2486 G31
Offset Error vs Temperature
(2x Speed Mode)
240
VCC = 5V
VREF = 5V
VIN = 0V
fO = GND
TA = 25°C
OFFSET ERROR (µV)
230
192
190
188
186
220
VCC = 5V
VREF = 5V
VIN = 0V
VIN(CM) = GND
fO = GND
210
200
190
180
184
170
182
180
–0.25
0.25
0.75
INPUT VOLTAGE (V)
0.6
2
194
–0.75
0.8
4
196
–45°C, 25°C
–1
1.0
RMS NOISE (µV)
8
198
85°C
0
RMS Noise vs VREF
(2x Speed Mode)
RMS = 0.85µV
10,000 CONSECUTIVE
AVERAGE = 0.184mV
14 READINGS
VCC = 5V
12 VREF = 5V
VIN = 0V
T = 25°C
10 A
GAIN = 128
200
1
2486 G28
16
181.4
VCC = 2.7V
VREF = 2.5V
VIN(CM) = 1.25V
fO = GND
–3
–1.25
1.25
–0.25
0.25
0.75
INPUT VOLTAGE (V)
Noise Histogram
(2x Speed Mode)
0
179
Integral Nonlinearity (2x Speed
Mode; VCC = 2.7V, VREF = 2.5V)
–2
2486 G27
NUMBER OF READINGS (%)
3
VCC = 5V
VREF = 2.5V
VIN(CM) = 1.25V
fO = GND
–2
–3
–2.5 –2 –1.5 –1 –0.5 0 0.5 1 1.5
INPUT VOLTAGE (V)
OFFSET ERROR (µV)
INL (ppm OF VREF)
3
VCC = 5V
VREF = 5V
VIN(CM) = 2.5V
fO = GND
Integral Nonlinearity (2x Speed
Mode; VCC = 5V, VREF = 2.5V)
INL (ppm OF VREF)
Integral Nonlinearity (2x Speed
Mode; VCC = 5V, VREF = 5V)
–1
0
1
3
VIN(CM) (V)
2
4
5
6
160
–45 –30 –15
2486 G32
0 15 30 45 60
TEMPERATURE (°C)
75
90
2486 G33
2486fe
For more information www.linear.com/LTC2486
9
LTC2486
TYPICAL PERFORMANCE CHARACTERISTICS
250
240
VREF = 2.5V
VIN = 0V
VIN(CM) = GND
fO = GND
TA = 25°C
150
100
PSRR vs Frequency at VCC
(2x Speed Mode)
0
VCC = 5V
VIN = 0V
VIN(CM) = GND
fO = GND
TA = 25°C
230
OFFSET ERROR (µV)
200
OFFSET ERROR (µV)
Offset Error vs VREF
(2x Speed Mode)
220
–40
210
200
190
2
2.5
3
4
3.5
VCC (V)
4.5
160
5.5
5
0
2486 G34
1
2
4
3
VREF (V)
–40
–60
10k 100k
1k
100
FREQUENCY AT VCC (Hz)
1M
2486 G36
VCC = 4.1V DC ±0.7V
REF+ = 2.5V
REF– = GND
IN+ = GND
–40 IN– = GND
fO = GND
–60 TA = 25°C
–20
–80
–100
–100
–120
–120
0 20 40 60 80 100 120 140 160 180 200 220
FREQUENCY AT VCC (Hz)
–140
30600
2486 G37
10
10
0
VCC = 4.1V DC ±1.4V
REF+ = 2.5V
REF– = GND
IN+ = GND
IN– = GND
fO = GND
TA = 25°C
–80
–140
1
PSRR vs Frequency at VCC
(2x Speed Mode)
REJECTION (dB)
RREJECTION (dB)
–20
–140
5
2486 G35
PSRR vs Frequency at VCC
(2x Speed Mode)
0
–80
–120
170
0
–60
–100
180
50
VCC = 4.1V DC
REF+ = 2.5V
REF– = GND
IN+ = GND
IN– = GND
fO = GND
TA = 25°C
–20
REJECTION (dB)
Offset Error vs VCC
(2x Speed Mode)
30650
30700
30750
FREQUENCY AT VCC (Hz)
30800
2486 G38
2486fe
For more information www.linear.com/LTC2486
LTC2486
PIN FUNCTIONS
fO (Pin 1): Frequency Control Pin. Digital input that controls
the internal conversion clock rate. When fO is connected
to GND, the converter uses its internal oscillator running
at 307.2kHz. The conversion clock may also be overridden by driving the fO pin with an external clock in order to
change the output rate and the digital filter rejection null.
SDI (Pin 2): Serial Data Input. This pin is used to select
the gain, line frequency rejection mode, 1x or 2x speed
mode, temperature sensor, as well as the input channel.
The serial data input is applied under control of the serial
clock (SCK) during the data output/input operation. The first
conversion following a new input or mode change is valid.
SCK (Pin 3): Bidirectional, Digital I/O, Clock Pin. In Internal
Serial Clock Operation mode, SCK is generated internally
and is seen as an output on the SCK pin. In External Serial
Clock Operation mode, the digital I/O clock is externally
applied to the SCK pin. The Serial Clock operation mode
is determined by the logic level applied to the SCK pin at
power up and during the most recent falling edge of CS.
CS (Pin 4): Active LOW Chip Select. A LOW on this pin
enables the digital input/output and wakes up the ADC.
Following each conversion, the ADC automatically enters
the Sleep mode and remains in this low power state as
long as CS is HIGH. A LOW-to-HIGH transition on CS
during the data output aborts the data transfer and starts
a new conversion.
SDO (Pin 5): Three-State Digital Output. During the data
output period, this pin is used as the serial data output.
When the chip select pin is HIGH, the SDO pin is in a high
impedance state. During the conversion and sleep periods,
this pin is used as the conversion status output. When
the conversion is in progress this pin is HIGH; once the
conversion is complete SDO goes low. The conversion
status is monitored by pulling CS LOW.
GND (Pin 6): Ground. Connect this pin to a common ground
plane through a low impedance connection.
COM (Pin 7): The common negative input (IN–) for all
single ended multiplexer configurations. The voltage on
CH0 to CH3 and COM pins can have any value between
GND – 0.3V to VCC + 0.3V. Within these limits, the two
selected inputs (IN+ and IN–) provide a bipolar input range
VIN = (IN+ – IN–) from –0.5 • VREF/Gain to 0.5 • VREF /Gain.
Outside this input range, the converter produces unique
over-range and under-range output codes.
CH0 to CH3 (Pins 8-11): Analog Inputs. May be programmed for single-ended or differential mode.
VCC (Pin 12): Positive Supply Voltage. Bypass to GND with
a 10µF tantalum capacitor in parallel with a 0.1µF ceramic
capacitor as close to the part as possible.
REF+ (Pin 13), REF– (Pin 14): Differential Reference
Input. The voltage on these pins can have any value
between GND and VCC as long as the reference positive
input, REF+, remains more positive than the negative
reference input, REF–, by at least 0.1V. The differential
voltage VREF = (REF+ – REF–) sets the full-scale range
(–0.5 • VREF/Gain to 0.5 • VREF /Gain) for all input channels.
When performing an on-chip temperature measurement,
the minimum value of REF = 2V.
Exposed Pad (Pin 15): Ground. This pin is ground and
must be soldered to the PCB ground plane. For prototyping
purposes, this pin may remain floating.
2486fe
For more information www.linear.com/LTC2486
11
LTC2486
FUNCTIONAL BLOCK DIAGRAM
VCC
INTERNAL
OSCILLATOR
TEMP
SENSOR
GND
fO
(INT/EXT)
AUTOCALIBRATION
AND CONTROL
REF+
REF–
CH0
CH1
CH2
CH3
COM
IN+
MUX
IN–
–
+
DIFFERENTIAL
3RD ORDER
∆Σ MODULATOR
SERIAL
INTERFACE
SDI
SCK
SDO
CS
DECIMATING FIR
ADDRESS
2486 F01
Figure 1. Functional Block Diagram
TEST CIRCUITS
VCC
1.69k
SDO
SDO
1.69k
CLOAD = 20pF
Hi-Z TO VOH
VOL TO VOH
VOH TO Hi-Z
CLOAD = 20pF
Hi-Z TO VOL
VOH TO VOL
VOL TO Hi-Z
2486 TC01
2486 TC02
TIMING DIAGRAMS
Timing Diagram Using Internal SCK (SCK HIGH with CS↓)
CS
t1
SDO
t2
Hi-Z
tKQMIN
t3
Hi-Z
tKQMAX
SCK
t7
t8
SDI
SLEEP
DATA IN/OUT
CONVERSION
2486 TD01
Timing Diagram Using External SCK (SCK LOW with CS↓)
CS
t1
SDO
Hi-Z
t2
t5
tKQMIN
t4
SCK
t7
Hi-Z
tKQMAX
t8
SDI
SLEEP
DATA IN/OUT
CONVERSION
2486 TD02
12
2486fe
For more information www.linear.com/LTC2486
LTC2486
APPLICATIONS INFORMATION
CONVERTER OPERATION
Converter Operation Cycle
The LTC2486 is a multi-channel, low power, delta-sigma,
analog-to-digital converter with an easy-to-use, 4-wire
interface and automatic differential input current cancellation. Its operation is made up of four states (See Figure 2).
The converter operating cycle begins with the conversion,
followed by the sleep state, and ends with the data input/
output cycle. The 4-wire interface consists of serial data
output (SDO), serial clock (SCK), chip select (CS) and
serial data input (SDI).The interface, timing, operation
cycle, and data output format is compatible with Linear’s
entire family of SPI ΔΣ converters.
Initially, at power up, the LTC2486 performs a conversion.
Once the conversion is complete, the device enters the
sleep state. While in this sleep state, if CS is HIGH, power
consumption is reduced by two orders of magnitude. The
part remains in the sleep state as long as CS is HIGH. The
conversion result is held indefinitely in a static shift register
while the part is in the sleep state.
Once CS is pulled LOW, the device powers up, exits the
sleep state, and enters the data input/output state. If CS
is brought HIGH before the first rising edge of SCK, the
device returns to the sleep state and the power is reduced.
If CS is brought HIGH after the first rising edge of SCK, the
data output cycle is aborted and a new conversion cycle
begins. The data output corresponds to the conversion
just completed. This result is shifted out on the serial
data output pin (SDO) under the control of the serial
clock pin (SCK). Data is updated on the falling edge of
SCK allowing the user to reliably latch data on the rising
edge of SCK (See Figure 3). The configuration data for
the next conversion is also loaded into the device at this
time. Data is loaded from the serial data input pin (SDI)
on each rising edge of SCK. The data input/output cycle
concludes once 24 bits are read out of the ADC or when
CS is brought HIGH. The device automatically initiates a
new conversion and the cycle repeats.
Through timing control of the CS and SCK pins, the LTC2486
offers several flexible modes of operation (internal or
external SCK and free-running conversion modes). These
various modes do not require programming and do not
disturb the cyclic operation described above. These modes
of operation are described in detail in the Serial Interface
Timing Modes section.
Ease of Use
POWER UP
IN+= CH0, IN–= CH1
50/60Hz, GAIN = 1, 1X
The LTC2486 data output has no latency, filter settling
delay, or redundant data associated with the conversion
cycle. There is a one-to-one correspondence between the
conversion and the output data. Therefore, multiplexing
multiple analog inputs is straightforward. Each conversion,
immediately following a newly selected input or mode, is
valid and accurate to the full specifications of the device.
CONVERT
SLEEP
The LTC2486 automatically performs offset and full scale
calibration every conversion cycle independent of the
input channel selected. This calibration is transparent to
the user and has no effect with the operation cycle described above. The advantage of continuous calibration
is extreme stability of offset and full-scale readings with
respect to time, supply voltage variation, input channel,
and temperature drift.
CS = LOW
AND
SCK
CHANNEL SELECT
CONFIGURATION SELECT
DATA OUTPUT
2486 F02
Figure 2. LTC2486 State Transition Diagram
2486fe
For more information www.linear.com/LTC2486
13
LTC2486
APPLICATIONS INFORMATION
Easy Drive Input Current Cancellation
The LTC2486 combines a high precision, delta-sigma ADC
with an automatic, differential, input current cancellation
front end. A proprietary front end passive sampling network
transparently removes the differential input current. This
enables external RC networks and high impedance sensors to directly interface to the LTC2486 without external
amplifiers. The remaining common mode input current
is eliminated by either balancing the differential input
impedances or setting the common mode input equal to
the common mode reference (see Automatic Differential
Input Current Cancellation section). This unique architecture does not require on-chip buffers, thereby enabling
signals to swing beyond ground and VCC. Moreover, the
cancellation does not interfere with the transparent offset
and full-scale auto-calibration and the absolute accuracy
(full scale + offset + linearity + drift) is maintained even
with external RC networks.
Power-Up Sequence
The LTC2486 automatically enters an internal reset state
when the power supply voltage, VCC, drops below approximately 2V. This feature guarantees the integrity of
the conversion result, input channel selection, and serial
clock mode.
When VCC rises above this threshold, the converter creates
an internal power-on-reset (POR) signal with a duration
of approximately 4ms. The POR signal clears all internal
registers. The conversion immediately following a POR
cycle is performed on the input channel IN+ = CH0 and
IN– = CH1 with simultaneous 50Hz/60Hz rejection, 1x
output rate, and gain = 1. The first conversion following a
POR cycle is accurate within the specification of the device
if the power supply voltage is restored to (2.7V to 5.5V)
before the end of the POR interval. A new input channel,
rejection mode, speed mode, temperature selection or
gain can be programmed into the device during this first
data input/output cycle.
Reference Voltage Range
This converter accepts a truly differential external reference
voltage. The absolute/common mode voltage range for the
REF+ and REF– pins covers the entire operating range of
14
the device (GND to VCC). For correct converter operation,
VREF must be positive (REF+ > REF–).
The LTC2486 differential reference input range is 0.1V to
VCC. For the simplest operation, REF+ can be shorted to
VCC and REF– can be shorted to GND. The converter output noise is determined by the thermal noise of the front
end circuits, and as such, its value in nanovolts is nearly
constant with reference voltage. A decrease in reference
voltage will not significantly improve the converter’s effective resolution. On the other hand, a decreased reference
will improve the converter’s overall INL performance.
Input Voltage Range
The LTC2486 input measurement range is –0.5 • VREF to 0.5
• VREF in both differential and single-ended configurations
as shown in Figure 38. Highest linearity is achieved with
fully differential drive and a constant common mode voltage
(Figure 38b). Other drive schemes may incur an INL error
of approximately 50ppm. This error can be calibrated out
using a three point calibration and a second-order curve fit.
The analog inputs are truly differential with an absolute,
common mode range for the CH0 to CH3 and COM input
pins extending from GND – 0.3V to VCC + 0.3V. Outside
these limits, the ESD protection devices begin to turn
on and the errors due to input leakage current increase
rapidly. Within these limits, the LTC2486 converts the
bipolar differential input signal VIN = IN+ – IN– (where
IN+ and IN– are the selected input channels), from –FS =
–0.5 • VREF/Gain to +FS = 0.5 • VREF/Gain where VREF =
REF+ – REF–. Outside this range, the converter indicates
the overrange or the underrange condition using distinct
output codes (see Table 1).
Signals applied to the input (CH0 to CH3, COM) may
extend 300mV below ground and above VCC. In order to
limit any fault current, resistors of up to 5k may be added
in series with the input. The effect of series resistance on
the converter accuracy can be evaluated from the curves
presented in the Input Current/Reference Current sections.
In addition, series resistors will introduce a temperature
dependent error due to input leakage current. A 1nA input
leakage current will develop a 1ppm offset error on a 5k
resistor if VREF = 5V. This error has a very strong temperature dependency.
2486fe
For more information www.linear.com/LTC2486
LTC2486
APPLICATIONS INFORMATION
SERIAL INTERFACE PINS
The LTC2486 transmits the conversion result, reads the
input configuration, and receives a start of conversion
command through a synchronous 3- or 4-wire interface.
During the conversion and sleep states, this interface
can be used to access the converter status. During the
data output state, it is used to read the conversion result,
program the input channel, rejection frequency, speed
multiplier, select the temperature sensor and set the gain.
Serial Clock Input/Output (SCK)
The serial clock pin (SCK) is used to synchronize the data
input/output transfer. Each bit is shifted out of the SDO
pin on the falling edge of SCK and data is shifted into the
SDI pin on the rising edge of SCK.
The serial clock pin (SCK) can be configured as either a
master (SCK is an output generated internally) or a slave
(SCK is an input and applied externally). Master mode
(Internal SCK) is selected by simply floating the SCK pin.
Slave mode (External SCK) is selected by driving SCK low
during power up and each falling edge of CS. Specific
details of these SCK modes are described in the Serial
Interface Timing Modes section.
At the conclusion of a conversion cycle, while CS is HIGH,
the device remains in a low power sleep state where the
supply current is reduced several orders of magnitude. In
order to exit the sleep state and enter the data output state,
CS must be pulled low. Data is now shifted out the SDO
pin under control of the SCK pin as described previously.
A new conversion cycle is initiated either at the conclusion
of the data output cycle (all 24 data bits read) or by pulling
CS HIGH any time between the first and 24th rising edges
of the serial clock (SCK). In this case, the data output is
aborted and a new conversion begins.
Serial Data Input (SDI)
The serial data input (SDI) is used to select the input
channel, rejection frequency, speed multiplier, gain, and to
access the integrated temperature sensor. Data is shifted
into the device during the data output/input state on the
rising edge of SCK while CS is low.
OUTPUT DATA FORMAT
Serial Data Output (SDO)
The LTC2486 serial output stream is 24 bits long. The
first bit indicates the conversion status, the second bit is
always zero, and the third bit conveys sign information.
The next 17 bits are the conversion result, MSB first. The
remaining 4 bits are always LOW.
The serial data output pin (SDO) provides the result of the
last conversion as a serial bit stream (MSB first) during
the data output state. In addition, the SDO pin is used as
an end of conversion indicator during the conversion and
sleep states.
Bit 23 (first output bit) is the end of conversion (EOC)
indicator. This bit is available on the SDO pin during the
conversion and sleep states whenever CS is LOW. This bit
is HIGH during the conversion cycle, goes LOW once the
conversion is complete, and is HIGH-Z when CS is HIGH.
When CS is HIGH, the SDO driver is switched to a high
impedance state in order to share the data output line with
other devices. If CS is brought LOW during the conversion
phase, the EOC bit (SDO pin) will be driven HIGH. Once
the conversion is complete, if CS is brought LOW, EOC
will be driven LOW indicating the conversion is complete
and the result is ready to be shifted out of the device.
Bit 22 (second output bit) is a dummy bit (DMY) and is
always LOW.
Chip Select (CS)
The active low CS pin is used to test the conversion status,
enable I/O data transfer, initiate a new conversion, control
the duration of the sleep state, and set the SCK mode.
Bit 21 (third output bit) is the conversion result sign
indicator (SIG). If the selected input (VIN = IN+ – IN–) is
greater than or equal to 0V, this bit is HIGH. If VIN < 0,
this bit is LOW.
Bit 20 (fourth output bit) is the most significant bit (MSB)
of the result. This bit in conjunction with Bit 21 also provides underrange and overrange indication. If both Bit 21
and Bit 20 are HIGH, the differential input voltage is above
+FS. If both Bit 21 and Bit 20 are LOW, the differential
2486fe
For more information www.linear.com/LTC2486
15
LTC2486
APPLICATIONS INFORMATION
input voltage is below –FS. The function of these bits is
summarized in Table 1.
Table 1. LTC2486 Status Bits
Input Range
Bit 23
EOC
Bit 22
DMY
Bit 21
SIG
Bit 20
MSB
VIN ≥ 0.5 • VREF/Gain
0
0
1
1
0V ≤ VIN < 0.5 • VREF/Gain
0
0
1/0
0
–0.5 • VREF/Gain ≤ VIN < 0V
0
0
0
1
VIN < –0.5 • VREF/Gain
0
0
0
0
Bits 20 to 4 are the 16-bit plus sign conversion result
MSB first.
Bit 4 is the least significant bit (LSB16).
SCK pulse. On the falling edge of the 24th SCK pulse, SDO
goes HIGH indicating the initiation of a new conversion
cycle. This bit serves as EOC (Bit 23) for the next conversion cycle. Table 2 summarizes the output data format.
As long as the voltage on the IN+ and IN– pins remains
between –0.3V and VCC + 0.3V (absolute maximum operating range) a conversion result is generated for any
differential input voltage VIN from –FS = –0.5 • VREF/Gain
to +FS = 0.5 • VREF /Gain. For differential input voltages
greater than +FS, the conversion result is clamped to the
value corresponding to +FS + 1LSB. For differential input
voltages below –FS, the conversion result is clamped to
the value –FS – 1LSB.
Bits 3 to 0 are always LOW.
INPUT DATA FORMAT
Data is shifted out of the SDO pin under control of the
serial clock (SCK) (see Figure 3). Whenever CS is HIGH,
SDO remains high impedance and SCK is ignored.
The LTC2486 serial input word is 16 bits long and contains
two distinct sets of data. The first set (SGL, ODD, A2,
A1, A0) is used to select the input channel. The second
set of data (IM, FA, FB, SPD, GS2, GS1, GS0) is used
to select the frequency rejection, speed mode (1x, 2x),
temperature measurement, and gain.
In order to shift the conversion result out of the device,
CS must first be driven LOW. EOC is seen at the SDO pin
of the device once CS is pulled LOW. EOC changes in real
time as a function of the internal oscillator or the clock
applied to the fO pin from HIGH to LOW at the completion
of a conversion. This signal may be used as an interrupt for
an external microcontroller. Bit 23 (EOC) can be captured
on the first rising edge of SCK. Bit 22 is shifted out of the
device on the first falling edge of SCK. The final data bit
(Bit 0) is shifted out on the on the falling edge of the 23rd
SCK and may be latched on the rising edge of the 24th
After power up, the device initiates an internal reset cycle
which sets the input channel to CH0-CH1 (IN+ = CH0, IN– =
CH1), the frequency rejection to simultaneous 50Hz/60Hz,
1x output rate (auto-calibration enabled), and gain = 1. The
first conversion automatically begins at power up using this
default configuration. Once the conversion is complete, a
new word may be written into the device.
CS
1
2
3
4
5
1
0
EN
SGL
ODD
EOC
“0”
SIG
MSB
6
7
8
9
A2
A1
A0
EN2
10
11
12
13
14
15
16
SPD
GS2
GS1
GS0
24
SCK
(EXTERNAL)
DON'T CARE
SDI
SDO
IM
FA
FB
2486 F03
BIT 23 BIT 22 BIT 21 BIT 20 BIT 19 BIT 18 BIT 17 BIT 16 BIT 15 BIT 14 BIT 13 BIT 12 BIT 11 BIT 10
CONVERSION
SLEEP
DON'T CARE
BIT 9
BIT 0
DATA INPUT/OUTPUT
Figure 3. Channel Selection, Configuration Selection and Data Output Timing
16
2486fe
For more information www.linear.com/LTC2486
LTC2486
APPLICATIONS INFORMATION
Table 2. LTC2486 Output Data Format
DIFFERENTIAL INPUT VOLTAGE
VIN*
BIT 23
EOC
BIT 22
DMY
BIT 21
SIG
BIT 20
MSB
BIT 19
BIT 18
BIT 17
…
BIT 4
BITS 3 TO 0
0
0
1
1
0
0
0
…
0
0000
VIN* ≥ FS**
FS** – 1LSB
0
0
1
0
1
1
1
…
1
0000
0.5 • FS**
0
0
1
0
1
0
0
…
0
0000
0.5 • FS** – 1LSB
0
0
1
0
0
1
1
…
1
0000
0
0
0
1/0***
0
0
0
0
…
0
0000
–1LSB
0
0
0
1
1
1
1
…
1
0000
–0.5 • FS**
0
0
0
1
1
0
0
…
0
0000
–0.5 • FS** – 1LSB
0
0
0
1
0
1
1
…
1
0000
–FS**
0
0
0
1
0
0
0
…
0
0000
VIN* < –FS**
0
0
0
0
1
1
1
…
1
0000
*The differential input voltage VIN = IN+ – IN–. **The full-scale voltage FS = 0.5 • VREF /Gain.
***The sign bit changes state during the 0 output code when the device is operating in the 2x speed mode.
The first three bits shifted into the device consist of two
preamble bits and an enable bit. These bits are used to
enable the device configuration and input channel selection. Valid settings for these three bits are 000, 100 and
101. Other combinations should be avoided. If the first
three bits are 000 or 100, the following data is ignored
(don’t care) and the previously selected input channel and
configuration remain valid for the next conversion.
If the first three bits shifted into the device are 101, then
the next five bits select the input channel for the next
conversion cycle (see Table 3).
The first input bit (SGL) following the 101 sequence
determines if the input selection is differential (SGL =
0) or single-ended (SGL = 1). For SGL = 0, two adjacent
channels can be selected to form a differential input. For
Table 3 Channel Selection
MUX ADDRESS
SGL
ODD/
SIGN
A2
A1
CHANNEL SELECTION
A0
0
1
IN+
IN–
*0
0
0
0
0
0
0
0
0
1
0
1
0
0
0
0
1
0
0
1
1
0
0
0
0
1
0
0
0
1
1
1
0
0
0
1
1
0
*Default at power up
0
1
IN–
2
3
IN+
IN–
IN–
IN+
COM
IN+
IN+
IN–
IN+
IN–
IN+
IN–
IN+
IN–
SGL = 1, one of four channels is selected as the positive
input. The negative input is COM for all single ended
operations. The remaining four bits (ODD, A2, A1, A0)
determine which channel(s) is/are selected and the polarity
(for a differential input).
The next serial input bit immediately following the input
channel selection is the enable bit for the conversion
configuration (EN2). If this bit is set to 0, then the next
conversion is performed using the previously selected
converter configuration.
The second set of configuration data can be loaded into
the device by setting EN2 = 1 (see Table 4). The first bit
(IM) is used to select the internal temperature sensor. If
IM = 1, the following conversion will be performed on
the internal temperature sensor rather than the selected
input channel. The next two bits (FA and FB) are used to
set the rejection frequency. The next bit (SPD) is used to
select either the 1x output rate if SPD = 0 (auto-calibration
is enabled and the offset is continuously calibrated and
removed from the final conversion result) or the 2x output
rate if SPD = 1 (offset calibration disabled, multiplexing
output rates up to 15Hz with no latency). When IM = 1
(temperature measurement) SPD, GS2, GS1 and GS0 will
be ignored and the device will operate in 1x mode. The
final 3 bits (GS2, GS1, GS0) are used to set the gain. The
configuration remains valid until a new input word with
EN = 1 (the first three bits are 101) and EN2 = 1 is shifted
into the device.
2486fe
For more information www.linear.com/LTC2486
17
LTC2486
APPLICATIONS INFORMATION
Table 4. Converter Configuration
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
EN SGL ODD A2 A1 A0 EN2
0
X
1
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
Any
1
1
Input
Channel
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
IM
X
X
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
FA
X
X
FB
X
X
Any
Rejection
Mode
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
SPD
X
X
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
GS2 GS1 GS0
X
X
X
X
X
X
0
0
0
0
0
1
0
1
0
0
1
1
1
0
0
1
0
1
1
1
0
1
1
1
0
0
0
0
0
1
0
1
0
0
1
1
1
0
0
1
0
1
1
1
0
1
1
1
Any
Speed
Any
Gain
X
X
X
X
Rejection Mode (FA, FB)
The LTC2486 includes a high accuracy on-chip oscillator
with no required external components. Coupled with an
integrated 4th order digital low pass filter, the LTC2486
rejects line frequency noise. In the default mode, the
LTC2486 simultaneously rejects 50Hz and 60Hz by at least
87dB. If more rejection is required, the LTC2486 can be
configured to reject 50Hz or 60Hz to better than 110dB.
Speed Mode (SPD)
Every conversion cycle, two conversions are combined to
remove the offset (default mode). This result is free from
offset and drift. In applications where the offset is not
critical, the auto-calibration feature can be disabled with
the benefit of twice the output rate. While operating in the
2x mode (SPD = 1), the linearity and full-scale errors are
unchanged from the 1x mode performance. In both the 1x
18
X
X
X
X
X
X
X
X
X
X
X
X
CONVERTER CONFIGURATION
Keep Previous
Keep Previous
External Input, Gain = 1, Autocalibration
External Input, Gain = 4, Autocalibration
External Input, Gain = 8, Autocalibration
External Input, Gain = 16, Autocalibration
External Input, Gain = 32, Autocalibration
External Input, Gain = 64, Autocalibration
External Input, Gain = 128, Autocalibration
External Input, Gain = 256, Autocalibration
External Input, Gain = 1, 2x Speed
External Input, Gain = 2, 2x Speed
External Input, Gain = 4, 2x Speed
External Input, Gain = 8, 2x Speed
External Input, Gain = 16, 2x Speed
External Input, Gain = 32, 2x Speed
External Input, Gain = 64, 2x Speed
External Input, Gain = 128, 2x Speed
External Input, Simultaneous 50Hz/60Hz Rejection
External Input, 50Hz Rejection
External Input, 60Hz Rejection
Reserved, Do Not Use
Temperature Input, Simultaneous 50Hz/60Hz Rejection
Temperature Input, 50Hz Rejection
Temperature Input, 60Hz Rejection
Reserved, Do Not Use
and 2x mode there is no latency. This enables input steps
or multiplexer changes to settle in a single conversion
cycle, easing system overhead and increasing the effective
conversion rate. During temperature measurements, the
1x mode is always used independent of the value of SPD.
GAIN (GS2, GS1, GS0)
The input referred gain of the LTC2486 is adjustable
from 1 to 256 (see Tables 5a and 5b). With a gain of 1,
the differential input range is ±VREF/2 and the common
mode input range is rail-to-rail. As the gain is increased,
the differential input range is reduced to ±0.5 • VREF/Gain
but the common mode input range remains rail-to-rail.
As the differential gain is increased, low level voltages
are digitized with greater resolution. At a gain of 256,
the LTC2486 digitizes an input signal range of ±9.76mV
(VREF = 5V) with over 16,000 counts.
2486fe
For more information www.linear.com/LTC2486
LTC2486
APPLICATIONS INFORMATION
Table 5a. Performance vs Gain in Normal Speed Mode (VCC = 5V, VREF = 5V)
GAIN
1
4
8
16
32
64
128
256
Input Span
±2.5
±0.625
±0.312
±0.156
±78m
±39m
±19.5m
±9.76m
V
LSB
38.1
9.54
4.77
2.38
1.19
0.596
0.298
0.149
µV
65536
65536
65536
65536
65536
65536
32768
16384
Counts
Noise Free Resolution*
UNIT
Gain Error
5
5
5
5
5
5
5
8
Offset Error
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
ppm of FS
µV
UNIT
Table 5b. Performance vs Gain in 2x Speed Mode (VCC = 5V, VREF = 5V)
GAIN
1
2
4
8
16
32
64
128
Input Span
±2.5
±1.25
±0.625
±0.312
±0.156
±78m
±39m
±19.5m
V
LSB
38.1
19.1
9.54
4.77
2.38
1.19
0.596
0.298
µV
65536
65536
65536
65536
65536
65536
45875
22937
Counts
Noise Free Resolution*
Gain Error
5
5
5
5
5
5
5
5
Offset Error
200
200
200
200
200
200
200
200
ppm of FS
µV
*The resolution in counts is calculated as the FS divided by LSB or the RMS noise value, whichever is larger.
Temperature Sensor
The LTC2486 includes an integrated temperature sensor.
The temperature sensor is selected by setting IM = 1. The
digital output is proportional to the absolute temperature
of the device. This feature allows the converter to perform
cold junction compensation for external thermocouples or
continuously remove the temperature effects of external
sensors.
The internal temperature sensor output is 28mV at 27°C
(300°K), with a slope of 93.5µV/°C independent of VREF
(see Figures 4 and 5). Slope calibration is not required if
the reference voltage (VREF) is known. A 5V reference has
a slope of 2.45 LSBs16 /°C. The temperature is calculated
from the output code (where DATAOUT16 is the decimal
representation of the 16-bit result) for a 5V reference using
the following formula:
TK = DATAOUT16 /2.45 in Kelvin
If a different value of VREF is used, the temperature output is:
TK = DATAOUT16 • VREF/12.25 in Kelvin
If the value of VREF is not known, the slope is determined by
measuring the temperature sensor at a known temperature
TN (in °K) and using the following formula:
SLOPE = DATAOUT16/TN
This value of slope can be used to calculate further temperature readings using:
TK = DATAOUT16 /SLOPE
All Kelvin temperature readings can be converted to TC
(°C) using the fundamental equation:
TC = TK – 273
SERIAL INTERFACE TIMING MODES
The LTC2486’s 4-wire interface is SPI and MICROWIRE
compatible. This interface offers several flexible modes
of operation. These include internal/external serial clock,
3- or 4-wire I/O, single cycle or continuous conversion. The
following sections describe each of these timing modes
in detail. In all cases, the converter can use the internal
oscillator (fO = LOW) or an external oscillator connected to
the fO pin. For each mode, the operating cycle, data input
format, data output format, and performance remain the
same. Refer to Table 6 for a summary.
External Serial Clock, Single Cycle Operation
This timing mode uses an external serial clock to shift out
the conversion result and CS to monitor and control the
state of the conversion cycle (see Figure 6).
2486fe
For more information www.linear.com/LTC2486
19
LTC2486
APPLICATIONS INFORMATION
1020
5
VCC = 5V
VREF = 5V
960 SLOPE = 2.45 LSB /K
16
4
ABSOLUTE ERROR (°C)
3
DATAOUT16
800
640
480
320
1
0
–1
–2
–3
160
0
2
–4
0
100
–5
–55
400
200
300
TEMPERATURE (K)
–30
–5
20
45
70
TEMPERATURE (°C)
2486 F04
Figure 4. Internal PTAT Digital Output vs Temperature
95
120
2486 F05
Figure 5. Absolute Temperature Error
Table 6. Serial Interface Timing Modes
SCK
CONVERSION
DATA OUTPUT CONNECTION AND
SOURCE CYCLE CONTROL
CONTROL
WAVEFORMS
CONFIGURATION
External SCK, Single Cycle
Conversion
External
CS and SCK
CS and SCK
Figures 6, 7
External SCK, 3-Wire I/O
External
SCK
SCK
Figure 8
Internal SCK, Single Cycle
Conversion
Internal
CS↓
CS↓
Figures 9, 10
Internal SCK, 3-Wire I/O,
Continuous Conversion
Internal
Continuous
Internal
Figure 11
2.7V TO 5.5V
12
VCC
= EXTERNAL OSCILLATOR
= INTERNAL OSCILLATOR
1
fO
LTC2486
10µF
REFERENCE
VOLTAGE
0.1V TO VCC
0.1µF
13
REF+
14
–
8
9
10
ANALOG
INPUTS
11
7
REF
2
SDI
3
SCK
4-WIRE
SPI INTERFACE
CH0
CH1
CS
CH2
SDO
CH3
COM
GND
4
5
6
CS
1
2
3
4
5
6
7
8
9
1
0
EN
SGL
ODD
A2
A1
A0
EN2
EOC
“0”
SIG
MSB
10
11
12
13
14
15
16
SPD
GS2
GS1
GS0
24
SCK
(EXTERNAL)
SDI
DON'T CARE
SDO
IM
FA
SLEEP
DON'T CARE
Hi-Z
BIT 23 BIT 22 BIT 21 BIT 20 BIT 19 BIT 18 BIT 17 BIT 16 BIT 15 BIT 14 BIT 13
CONVERSION
FB
BIT 12 BIT 11
DATA INPUT/OUTPUT
BIT 10
BIT 9
BIT 0
CONVERSION
2486 F06
Figure 6. External Serial Clock, Single Cycle Operation
20
2486fe
For more information www.linear.com/LTC2486
LTC2486
APPLICATIONS INFORMATION
The external serial clock mode is selected during the powerup sequence and on each falling edge of CS. In order to
enter and remain in the external SCK mode of operation,
SCK must be driven LOW both at power up and on each
CS falling edge. If SCK is HIGH on the falling edge of CS,
the device will switch to the internal SCK mode.
The serial data output pin (SDO) is Hi-Z as long as CS is
HIGH. At any time during the conversion cycle, CS may be
pulled LOW in order to monitor the state of the converter.
While CS is LOW, EOC is output to the SDO pin.
EOC = 1 while a conversion is in progress and EOC = 0 if
the conversion is complete and the device is in the sleep
state. Independent of CS, the device automatically enters
the sleep state once the conversion is complete; however,
in order to reduce the power, CS must be HIGH.
When the device is in the sleep state, its conversion result
is held in an internal static shift register. The device remains
in the sleep state until the first rising edge of SCK is seen
while CS is LOW. The input data is then shifted in via the
SDI pin on each rising edge of SCK (including the first rising
edge). The channel selection and converter configuration
mode will be used for the following conversion cycle. If
the input channel or converter configuration is changed
during this I/O cycle, the new settings take effect on the
conversion cycle following the data input/output cycle.
The output data is shifted out the SDO pin on each falling
edge of SCK. This enables external circuitry to latch the
output on the rising edge of SCK. EOC can be latched on
the first rising edge of SCK and the last bit of the conversion result can be latched on the 24th rising edge of SCK.
On the 24th falling edge of SCK, the device begins a new
conversion and SDO goes HIGH (EOC = 1) indicating a
conversion is in progress.
At the conclusion of the data cycle, CS may remain LOW
and EOC monitored as an end-of-conversion interrupt.
Typically, CS remains LOW during the data output/input
state. However, the data output state may be aborted by
pulling CS HIGH any time between the 1st falling edge
and the 24th falling edge of SCK (see Figure 7). On the
rising edge of CS, the device aborts the data output state
and immediately initiates a new conversion. In order to
program a new input channel, 8 SCK clock pulses are
required. If the data output sequence is aborted prior to
the 8th falling edge of SCK, the new input data is ignored
and the previously selected input channel remains valid.
If the rising edge of CS occurs after the 8th falling edge of
SCK, the new input channel is loaded and valid for the next
conversion cycle. If CS goes high between the 8th falling
edge and the 16th falling edge of SCK, the new channel
is still loaded, but the converter configuration remains
unchanged. In order to program both the input channel
and converter configuration, CS must go high after the
16th falling edge of SCK (at this point all data has been
shifted into the device).
External Serial Clock, 3-Wire I/O
This timing mode uses a 3-wire serial I/O interface. The
conversion result is shifted out of the device by an externally generated serial clock (SCK) signal (see Figure 8).
CS is permanently tied to ground, simplifying the user
interface or isolation barrier.
The external serial clock mode is selected at the end of
the power-on reset (POR) cycle. The POR cycle typically
concludes 4ms after VCC exceeds 2V. The level applied to
SCK at this time determines if SCK is internally generated
or externally applied. In order to enter the external SCK
mode, SCK must be driven LOW prior to the end of the
POR cycle.
Since CS is tied LOW, the end-of-conversion (EOC) can be
continuously monitored at the SDO pin during the convert
and sleep states. EOC may be used as an interrupt to an
external controller. EOC = 1 while the conversion is in
progress and EOC = 0 once the conversion is complete.
2486fe
For more information www.linear.com/LTC2486
21
LTC2486
APPLICATIONS INFORMATION
2.7V TO 5.5V
12
VCC
= EXTERNAL OSCILLATOR
= INTERNAL OSCILLATOR
1
fO
LTC2486
10µF
REFERENCE
VOLTAGE
0.1V TO VCC
0.1µF
13
REF+
14
REF–
8
3
SCK
4-WIRE
SPI INTERFACE
CH0
9
10
ANALOG
INPUTS
2
SDI
11
CH1
CS
CH2
SDO
CH3
7
COM
GND
4
5
6
CS
1
2
3
4
5
6
7
8
1
0
EN
SGL
ODD
A2
A1
A0
EOC
“0”
SIG
MSB
SCK
(EXTERNAL)
SDI
DON'T CARE
SDO
DON'T CARE
Hi-Z
2486 F07
BIT 23 BIT 22 BIT 21 BIT 20 BIT 19 BIT 18 BIT 17 BIT 16
CONVERSION
SLEEP
BIT 15
DATA INPUT/OUTPUT
CONVERSION
SLEEP
Figure 7. External Serial Clock, Reduced Output Data Length and Valid Channel Selection
2.7V TO 5.5V
12
= EXTERNAL OSCILLATOR
= INTERNAL OSCILLATOR
1
fO
LTC2486
10µF
0.1µF
VCC
REFERENCE
VOLTAGE
0.1V TO VCC
13
REF+
14
–
8
9
ANALOG
INPUTS
10
11
7
REF
2
SDI
3
SCK
3-WIRE
SPI INTERFACE
CH0
CH1
SDO
CH2
CS
CH3
COM
GND
5
4
6
CS
1
2
3
4
5
6
7
8
9
1
0
EN
SGL
ODD
A2
A1
A0
EN2
EOC
“0”
SIG
MSB
10
11
12
13
14
15
16
SPD
GS2
GS1
GS0
24
SCK
(EXTERNAL)
DON'T CARE
SDI
SDO
IM
FA
SLEEP
DON'T CARE
2486 F08
BIT 23 BIT 22 BIT 21 BIT 20 BIT 19 BIT 18 BIT 17 BIT 16 BIT 15 BIT 14 BIT 13
CONVERSION
FB
BIT 12 BIT 11
DATA INPUT/OUTPUT
BIT 10
BIT 9
BIT 0
CONVERSION
Figure 8. External Serial Clock, 3-Wire Operation (CS = 0)
22
2486fe
For more information www.linear.com/LTC2486
LTC2486
APPLICATIONS INFORMATION
The serial data output pin (SDO) is Hi-Z as long as CS is
HIGH. At any time during the conversion cycle, CS may be
pulled low in order to monitor the state of the converter.
Once CS is pulled LOW, SCK goes LOW and EOC is output
to the SDO pin. EOC = 1 while the conversion is in progress
and EOC = 0 if the device is in the sleep state.
On the falling edge of EOC, the conversion result is loading into an internal static shift register. The output data
can now be shifted out the SDO pin under control of the
externally applied SCK signal. Data is updated on the falling edge of SCK. The input data is shifted into the device
through the SDI pin on the rising edge of SCK. On the
24th falling edge of SCK, SDO goes HIGH, indicating a
new conversion has begun. This data now serves as EOC
for the next conversion.
When testing EOC, if the conversion is complete (EOC =
0), the device will exit sleep state. In order to return to the
sleep state and reduce the power consumption, CS must be
pulled HIGH before the device pulls SCK HIGH. When the
device is using its own internal oscillator (fO is tied LOW),
the first rising edge of SCK occurs 12µs (tEOCTEST = 12µs)
after the falling edge of CS. If fO is driven by an external
oscillator of frequency fEOSC, then tEOCTEST = 3.6/fEOSC.
Internal Serial Clock, Single Cycle Operation
This timing mode uses the internal serial clock to shift out
the conversion result and CS to monitor and control the
state of the conversion cycle (see Figure 9).
In order to select the internal serial clock timing mode,
the serial clock pin (SCK) must be floating or pulled HIGH
before the conclusion of the POR cycle and prior to each
falling edge of CS. An internal weak pull-up resistor is active
on the SCK pin during the falling edge of CS; therefore,
the internal SCK mode is automatically selected if SCK is
not externally driven.
If CS remains LOW longer than tEOCTEST, the first rising
edge of SCK will occur and the conversion result is shifted
out the SDO pin on the falling edge of SCK. The serial
input word (SDI) is shifted into the device on the rising
edge of SCK.
2.7V TO 5.5V
12
VCC
= EXTERNAL OSCILLATOR
= INTERNAL OSCILLATOR
1
fO
LTC2486
10µF
REFERENCE
VOLTAGE
0.1V TO VCC
0.1µF
13
REF+
14
–
8
9
10
ANALOG
INPUTS
11
7
1µF
2486fe
For more information www.linear.com/LTC2486
LTC2486
APPLICATIONS INFORMATION
A 1V difference in between common mode input and common mode reference results in a 6.7ppm INL error for every
100Ω of reference resistance.
In addition to the reference sampling charge, the reference
ESD protection diodes have a temperature dependent leakage current. This leakage current, nominally 1nA (±10nA
max) results in a small gain error. A 100Ω reference
resistance will create a 0.5µV full scale error.
Normal Mode Rejection and Anti-aliasing
One of the advantages delta-sigma ADCs offer over
conventional ADCs is on-chip digital filtering. Combined
with a large oversample ratio, the LTC2486 significantly
simplifies anti-aliasing filter requirements. Additionally,
the input current cancellation feature allows external low
The SINC4 digital filter provides excellent normal mode
rejection at all frequencies except DC and integer multiples
of the modulator sampling frequency (fS) (see Figures
18 and 19). The modulator sampling frequency is fS =
15,360Hz while operating with its internal oscillator and
fS = FEOSC/20 when operating with an external oscillator
of frequency FEOSC.
When using the internal oscillator, the LTC2486 is designed
to reject line frequencies. As shown in Figure 20, rejection nulls occur at multiples of frequency fN, where fN is
determined by the input control bits FA and FB (fN = 50Hz
or 60Hz or 55Hz for simultaneous rejection). Multiples
of the modulator sampling rate (fS = fN • 256) only reject
noise to 15dB (see Figure 21); if noise sources are present
at these frequencies anti-aliasing will reduce their effects.
–20
–30
0
–40
–10
–50
–60
–70
–80
–90
–100
–110
–120
0 fS 2fS 3fS 4fS 5fS 6fS 7fS 8fS 9fS 10fS11fS12fS
DIFFERENTIAL INPUT SIGNAL FREQUENCY (Hz)
INPUT NORMAL MODE REJECTION (dB)
INPUT NORMAL MODE REJECTION (dB)
0
–10
pass filtering without degrading the DC performance of
the device.
2486 F18
–10
–40
–50
–60
–70
–80
–90
–100
–110
0
fN
2fN 3fN 4fN 5fN 6fN 7fN 8fN
INPUT SIGNAL FREQUENCY (Hz) 2486 F20
0
–20
–30
–40
–50
–60
–70
–80
–90
–100
–110
0 fS 2fS 3fS 4fS 5fS 6fS 7fS 8fS 9fS 10fS
DIFFERENTIAL INPUT SIGNAL FREQUENCY (Hz)
2486 F19
Figure 19. Input Normal Mode Rejection, Internal Oscillator
and 60Hz Rejection Mode
INPUT NORMAL MODE REJECTION (dB)
INPUT NORMAL MODE REJECTION (dB)
–30
Figure 20. Input Normal Mode Rejection at DC
0
–120
–20
–120
Figure 18. Input Normal Mode Rejection, Internal Oscillator
and 50Hz Rejection Mode
fN = fEOSC/5120
–10
–20
–30
–40
–50
–60
–70
–80
–90
–100
–110
–120
250fN 252fN 254fN 256fN 258fN 260fN 262fN
INPUT SIGNAL FREQUENCY (Hz) 2486 F21
Figure 21. Input Normal Mode Rejection at fS = 256 • fN
For more information www.linear.com/LTC2486
2486fe
29
LTC2486
APPLICATIONS INFORMATION
NORMAL MODE REJECTION (dB)
0
MEASURED DATA
CALCULATED DATA
–20
–40
VCC = 5V
VREF = 5V
VIN(CM) = 2.5V
VIN(P-P) = 5V
TA = 25°C
–60
–80
–100
–120
0
15
30
45
60
75
90 105 120 135 150 165 180 195 210 225 240
INPUT FREQUENCY (Hz)
2486 F22
Figure 22. Input Normal Mode Rejection vs Input Frequency with
Input Perturbation of 100% (60Hz Notch)
NORMAL MODE REJECTION (dB)
0
MEASURED DATA
CALCULATED DATA
–20
–40
VCC = 5V
VREF = 5V
VIN(CM) = 2.5V
VIN(P-P) = 5V
TA = 25°C
–60
–80
–100
–120
0
shown superimposed over the theoretical values in all
three rejection modes.
Traditional high order delta-sigma modulators suffer from
potential instabilities at large input signal levels. The
proprietary architecture used for the LTC2486 third order
modulator resolves this problem and guarantees stability
with input signals 150% of full-scale. In many industrial
applications, it is not uncommon to have microvolt level
signals superimposed over unwanted error sources with
several volts of peak-to-peak noise. Figures 25 and 26
show measurement results for the rejection of a 7.5V
peak-to-peak noise source (150% of full scale) applied
to the LTC2486. From these curves, it is shown that the
rejection performance is maintained even in extremely
noisy environments.
0
NORMAL MODE REJECTION (dB)
The user can expect to achieve this level of performance
using the internal oscillator, as shown in Figures 22, 23,
and 24. Measured values of normal mode rejection are
–60
–80
–100
0
15
30
45
60
75
90 105 120 135 150 165 180 195 210 225 240
INPUT FREQUENCY (Hz)
2486 F23
2486 F25
Figure 23. Input Normal Mode Rejection vs Input Frequency with
Input Perturbation of 100% (50Hz Notch)
MEASURED DATA
CALCULATED DATA
–20
–40
VCC = 5V
VREF = 5V
VIN(CM) = 2.5V
VIN(P-P) = 5V
TA = 25°C
–60
–80
–100
–120
0
20
40
60
80
100
120
140
INPUT FREQUENCY (Hz)
160
180
200
220
Figure 25. Measure Input Normal Mode Rejection vs Input
Frequency with Input Perturbation of 150% (60Hz Notch)
0
NORMAL MODE REJECTION (dB)
NORMAL MODE REJECTION (dB)
0
VIN(P-P) = 5V
VIN(P-P) = 7.5V
(150% OF FULL SCALE)
–20
30
VCC = 5V
VREF = 5V
VIN(CM) = 2.5V
TA = 25°C
–40
–60
–80
–100
–120
0
12.5 25 37.5 50 62.5 75 87.5 100 112.5 125 137.5 150 162.5 175 187.5 200
INPUT FREQUENCY (Hz)
2486 F24
Figure 24. Input Normal Mode Rejection vs Input Frequency with
Input Perturbation of 100% (50Hz/60Hz Notch)
VCC = 5V
VREF = 5V
VIN(CM) = 2.5V
TA = 25°C
–40
–120
12.5 25 37.5 50 62.5 75 87.5 100 112.5 125 137.5 150 162.5 175 187.5 200
INPUT FREQUENCY (Hz)
VIN(P-P) = 5V
VIN(P-P) = 7.5V
(150% OF FULL SCALE)
–20
2486 F26
Figure 26. Measure Input Normal Mode Rejection vs Input
Frequency with input Perturbation of 150% (50Hz Notch)
2486fe
For more information www.linear.com/LTC2486
LTC2486
APPLICATIONS INFORMATION
Using the 2x speed mode of the LTC2486 alters the rejection characteristics around DC and multiples of fS. The
device bypasses the offset calibration in order to increase
the output rate. The resulting rejection plots are shown
in Figures 27 and 28. 1x type frequency rejection can be
achieved using the 2x mode by performing a running
average of the conversion results (see Figure 29).
Output Data Rate
When using its internal oscillator, the LTC2486 produces up
to 15 samples per second (sps) with a notch frequency of
60Hz. The actual output data rate depends upon the length
of the sleep and data output cycles which are controlled
by the user and can be made insignificantly short. When
operating with an external conversion clock (fO connected
to an external oscillator), the LTC2486 output data rate
can be increased. The duration of the conversion cycle is
41036/fEOSC. If fEOSC = 307.2kHz, the converter behaves
as if the internal oscillator is used.
A change in fEOSC results in a proportional change in the
internal notch position. This leads to reduced differential
mode rejection of line frequencies. The common mode
rejection of line frequencies remains unchanged, thus fully
differential input signals with a high degree of symmetry
on both the IN+ and IN– pins will continue to reject line
frequency noise.
An increase in fEOSC also increases the effective dynamic
input and reference current. External RC networks will
continue to have zero differential input current, but the
time required for complete settling (580ns for fEOSC =
307.2kHz) is reduced, proportionally.
Once the external oscillator frequency is increased above
1MHz (a more than 3x increase in output rate) the effectiveness of internal auto calibration circuits begins
to degrade. This results in larger offset errors, full scale
errors, and decreased resolution (see Figures 30 to 37).
0
0
–20
–20
INPUT NORMAL REJECTION (dB)
INPUT NORMAL REJECTION (dB)
An increase in fEOSC over the nominal 307.2kHz will translate
into a proportional increase in the maximum output data
rate (up to a maximum of 100sps). The increase in output
rate leads to degradation in offset, full-scale error, and effective resolution as well as a shift in frequency rejection.
When using the integrated temperature sensor, the internal
oscillator should be used or an external oscillator, fEOSC
= 307.2kHz maximum.
–40
–60
–80
–100
–120
0
fN
2fN 3fN 4fN 5fN 6fN 7fN
INPUT SIGNAL FREQUENCY (fN)
8fN
2486 F27
Figure 27. Input Normal Mode Rejection 2x Speed Mode
–40
–60
–80
–100
–120
248 250 252 254 256 258 260 262 264
INPUT SIGNAL FREQUENCY (fN)
2486 F28
Figure 28. Input Normal Mode Rejection 2x Speed Mode
2486fe
For more information www.linear.com/LTC2486
31
LTC2486
APPLICATIONS INFORMATION
50
NO AVERAGE
–90
WITH
RUNNING
AVERAGE
–100
–110
–120
–130
40
30
20
10
TA = 25°C
0
60
62
54 56
58
48 50
52
DIFFERENTIAL INPUT SIGNAL FREQUENCY (Hz)
0
1000
–FS ERROR (ppm OF VREF)
TA = 25°C
RESOLUTION (BITS)
–1500
–2000
–2500
VIN(CM) = VREF(CM)
VCC = VREF = 5V
fO = EXT CLOCK
20
10
OUTPUT DATA RATE (READINGS/SEC)
14
VIN(CM) = VREF(CM)
VCC = VREF = 5V
VIN = 0V
fO = EXT CLOCK
RES = LOG 2 (VREF/NOISERMS)
0
20
10
OUTPUT DATA RATE (READINGS/SEC)
Figure 32.–FS Error vs Output Data Rate
and Temperature
RESOLUTION (BITS)
VCC = VREF = 5V
–5
0
20
10
OUTPUT DATA RATE (READINGS/SEC)
30
2486 F35
Figure 35. Offset Error vs Output Data
Rate and Reference Voltage
32
30
16
30
TA = 25°C, 85°C
14
30
2486 F34
Figure 34. Resolution (INLMAX ≤ 1LSB)
vs Output Data Rate and Temperature
18
VIN(CM) = VREF(CM)
VIN = 0V
15 fO = EXT CLOCK
TA = 25°C
0
16
12 VIN(CM) = VREF(CM)
VCC = VREF = 5V
fO = EXT CLOCK
RES = LOG 2 (VREF/INLMAX)
10
0
20
10
OUTPUT DATA RATE (READINGS/SEC)
Figure 33. Resolution (NoiseRMS ≤ 1LSB)
vs Output Data Rate and Temperature
20
VCC = 5V, VREF = 2.5V
20
10
OUTPUT DATA RATE (READINGS/SEC)
2486 F33
2486 F32
5
0
Figure 31. +FS Error vs Output Data
Rate and Temperature
TA = 25°C, 85°C
16
10
30
10
TA = 85°C
18
12
0
TA = 25°C
2486 F31
18
–1000
–3000
30
Figure 30. Offset Error vs Output Data
Rate and Temperature
TA = 85°C
–500
0
RESOLUTION (BITS)
0
OFFSET ERROR (ppm OF VREF)
1500
2486 F30
Figure 29. Input Normal Mode Rejection
2x Speed Mode with and Without Running
Averaging
–10
2000
500
10
20
OUTPUT DATA RATE (READINGS/SEC)
2486 F29
–3500
2500
TA = 85°C
–10
VIN(CM) = VREF(CM)
VCC = VREF = 5V
fO = EXT CLOCK
3000
18
VCC = 5V, VREF = 2.5V, 5V
RESOLUTION (BITS)
–140
3500
VIN(CM) = VREF(CM)
VCC = VREF = 5V
VIN = 0V
fO = EXT CLOCK
+FS ERROR (ppm OF VREF)
–80
OFFSET ERROR (ppm OF VREF)
NORMAL MODE REJECTION (dB)
–70
14
VIN(CM) = VREF(CM)
12 VIN = 0V
fO = EXT CLOCK
TA = 25°C
RES = LOG 2 (VREF/NOISERMS)
10
0
20
10
OUTPUT DATA RATE (READINGS/SEC)
30
2486 F36
Figure 36. Resolution (NoiseRMS ≤ 1LSB)
vs Output Data Rate and Reference
Voltage
16
VCC = 5V, VREF = 2.5V, 5V
14
VIN(CM) = VREF(CM)
VIN = 0V
12 REF– = GND
fO = EXT CLOCK
TA = 25°C
RES = LOG 2 (VREF/INLMAX)
10
0
20
10
OUTPUT DATA RATE (READINGS/SEC)
30
2486 F37
Figure 37. Resolution (INLMAX ≤ 1LSB)
vs Output Data Rate and Reference
Voltage
2486fe
For more information www.linear.com/LTC2486
LTC2486
APPLICATIONS INFORMATION
VCC + 0.3V
VCC
VREF
2
GND
–0.3V
VCC
VREF
2
–VREF
2
VREF
2
–VREF
2
GND
(a) Arbitrary
(b) Fully Differential
VCC
VCC
VREF
2
VREF
2
–VREF
2
GND
(c) Pseudo Differential Bipolar
IN– or COM Biased
Selected IN+ Ch
Selected IN– Ch or COM
–0.3V
GND
–0.3V
(d) Pseudo-Differential Unipolar
IN– or COM Grounded
2486 F38
Figure 38. Input Range
Easy Drive ADCs Simplify Measurement of High
Impedance Sensors
Delta-Sigma ADCs, with their high accuracy and high noise
immunity, are ideal for directly measuring many types
of sensors. Nevertheless, input sampling currents can
overwhelm high source impedances or low-bandwidth,
micropower signal conditioning circuits. The LTC2486
solves this problem by balancing the input currents, thus
simplifying or eliminating the need for signal conditioning
circuits.
A common application for a delta-sigma ADC is thermistor
measurement. Figure 39 shows two examples of thermistor digitization benefiting from the Easy Drive technology.
The first circuit (applied to input channels CH0 and CH1)
uses balanced reference resistors in order to balance the
common mode input/reference voltage and balance the
differential input source resistance. If reference resistors
R1 and R4 are exactly equal, the input current is zero and
no errors result. If these resistors have a 1% tolerance,
the maximum error in measured resistance is 1.6Ω due
to a shift in common mode voltage; far less than the 1%
error of the reference resistors themselves. No amplifier
is required, making this an ideal solution in micropower
applications.
Easy Drive also enables very low power, low bandwidth
amplifiers to drive the input to the LTC2486. As shown
in Figure 39, CH2 is driven by the LT1494. The LT1494
has excellent DC specs for an amplifier with 1.5µA supply
current (the maximum offset voltage is 150µV and the
open loop gain is 100,000). Its 2kHz bandwidth makes it
unsuitable for driving conventional delta sigma ADCs. Adding a 1kΩ, 0.1µF filter solves this problem by providing a
charge reservoir that supplies the LTC2486 instantaneous
current, while the 1k resistor isolates the capacitive load
from the LT1494.
Conventional delta sigma ADCs input sampling current
lead to DC errors as a result of incomplete settling in the
external RC network.
The Easy Drive technology cancels the differential input
current. By balancing the negative input (CH3) with a 1kΩ,
0.1µF network errors due to the common mode input
current are cancelled.
2486fe
For more information www.linear.com/LTC2486
33
LTC2486
PACKAGE DESCRIPTION
DE Package
14-Lead Plastic DFN (4mm × 3mm)
(Reference LTC DWG # 05-08-1708 Rev B)
0.70 ±0.05
3.30 ±0.05
3.60 ±0.05
2.20 ±0.05
1.70 ±0.05
PACKAGE
OUTLINE
0.25 ±0.05
0.50 BSC
3.00 REF
RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS
APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED
4.00 ±0.10
(2 SIDES)
R = 0.05
TYP
3.00 ±0.10
(2 SIDES)
R = 0.115
TYP
8
0.40 ±0.10
14
3.30 ±0.10
1.70 ±0.10
PIN 1 NOTCH
R = 0.20 OR
0.35 × 45°
CHAMFER
PIN 1
TOP MARK
(SEE NOTE 6)
0.200 REF
0.75 ±0.05
(DE14) DFN 0806 REV B
7
1
0.25 ±0.05
0.50 BSC
3.00 REF
0.00 – 0.05
BOTTOM VIEW—EXPOSED PAD
NOTE:
1. DRAWING PROPOSED TO BE MADE VARIATION OF VERSION (WGED-3) IN JEDEC
PACKAGE OUTLINE MO-229
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE
MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE
TOP AND BOTTOM OF PACKAGE
34
2486fe
For more information www.linear.com/LTC2486
LTC2486
REVISION HISTORY
REV
DATE
DESCRIPTION
C
11/09
Update Tables 1 and 2
D
7/10
(Revision history begins at Rev C)
PAGE NUMBER
Revised Typical Application drawing
Added Note 18
E
11/14
16, 17
1
4, 5
Clarify performance vs fO frequency, reduced external oscillator max frequency to 1MHz
5, 8, 32
Clarify input voltage range
4, 14, 33
Corrected Table 4 external input, Gain = 256, Autocalibration
18
2486fe
Information furnished by Linear Technology Corporation is believed to be accurate and reliable.
However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection
of its circuits
as described
herein will not infringe on existing patent rights.
For more
information
www.linear.com/LTC2486
35
LTC2486
TYPICAL APPLICATION
5V
5V
R1
51.1k
C4
0.1µF
12
10µF
IIN+ = 0
R3
10k TO 100k
IIN– = 0
R4
51.1k
14
8
5V
9
10
5V
102k
11
+
0.1µF
10k TO 100k
7
1k
LT1494
–
= EXTERNAL OSCILLATOR
= INTERNAL OSCILLATOR
1
fO
LTC2486
13
0.1µF
C3
0.1µF
VCC
REF+
REF–
CH0
2
SDI
3
SCK
SDO
3-WIRE
SPI INTERFACE
5
CH1
CH2
CH3
COM
4
CS
GND
6
2486 F39
0.1µF
1k
0.1µF
Figure 39. Easy Drive ADCs Simplify Measurement of High Impedance Sensors
RELATED PARTS
PART NUMBER
DESCRIPTION
COMMENTS
LT1236A-5
Precision Bandgap Reference, 5V
0.05% Max Initial Accuracy, 5ppm/°C Drift
LT1460
Micropower Series Reference
0.075% Max Initial Accuracy, 10ppm/°C Max Drift
LT1790
Micropower SOT-23 Low Dropout Reference Family
0.05% Max Initial Accuracy, 10ppm/°C Max Drift
LTC2400
24-Bit, No Latency ΔΣ ADC in SO-8
0.3ppm Noise, 4ppm INL, 10ppm Total Unadjusted Error, 200µA
LTC2410
24-Bit, No Latency ΔΣ ADC with Differential Inputs
0.8µVRMS Noise, 2ppm INL
LTC2413
24-Bit, No Latency ΔΣ ADC with Differential Inputs
Simultaneous 50Hz/60Hz Rejection, 800nVRMS Noise
LTC2440
High Speed, Low Noise 24-Bit ΔΣ ADC
3.5kHz Output Rate, 200nVRMS Noise, 24.6 ENOBs
LTC2442
24-Bit, High Speed 2-Channel and 4-Channel ΔΣ ADC with
Integrated Amplifier
24-Bit, High Speed 8-Channel and 16-Channel ΔΣ ADC
8kHz Output Rate, 220nVRMS Noise, Simultaneous 50Hz/60Hz Rejection
LTC2449
LTC2480
8kHz Output Rate, 200nVRMS Noise, Simultaneous 50Hz/60Hz Rejection
Pin Compatible with LTC2482/LTC2484
Pin Compatible with LTC2483/LTC2485
LTC2482
16-Bit ΔΣ ADC with Easy Drive Inputs, 600nVRMS Noise,
Programmable Gain, and Temperature Sensor
16-Bit ΔΣ ADC with Easy Drive Inputs, 600nVRMS Noise, I2C
Interface, Programmable Gain, and Temperature Sensor
16-Bit ΔΣ ADC with Easy Drive Inputs
LTC2483
16-Bit ΔΣ ADC with Easy Drive Inputs, and I2C Interface
Pin Compatible with LTC2481/LTC2485
LTC2484
24-Bit ΔΣ ADC with Easy Drive Inputs
Pin Compatible with LTC2480/LTC2482
LTC2485
24-Bit ΔΣ ADC with Easy Drive Inputs, I2C Interface, and
Pin Compatible with LTC2481/LTC2483
LTC2481
Pin Compatible with LTC2480/LTC2484
LTC2488
Temperature Sensor
2-Channel/4-Channel 16-Bit ΔΣ ADC with Easy Drive Inputs
Pin Compatible with LTC2486/LTC2492
LTC2492
2-Channel/4-Channel 24-Bit ΔΣ ADC with Easy Drive Inputs
Pin Compatible with LTC2486/LTC2488
LTC2494
8-Channel/16-Channel 16-Bit ΔΣ ADC with PGA and Easy Drive
Inputs
16-Channel/8-Channel 16-Bit/24-Bit ΔΣ ADC with Easy Drive
Inputs, and SPI Interface
Pin Compatible with LTC2498/LTC2496
LTC2496/
LTC2498
36 Linear Technology Corporation
Timing Compatible with LTC2486
1630 McCarthy Blvd., Milpitas, CA 95035-7417
For more information www.linear.com/LTC2486
(408) 432-1900 ● FAX: (408) 434-0507
●
www.linear.com/LTC2486
2486fe
LT 1114 REV E • PRINTED IN USA
LINEAR TECHNOLOGY CORPORATION 2007