0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
LTC2260CUJ-14-PBF

LTC2260CUJ-14-PBF

  • 厂商:

    LINER

  • 封装:

  • 描述:

    LTC2260CUJ-14-PBF - 14-Bit, 125/105/80Msps Ultralow Power 1.8V ADCs - Linear Technology

  • 数据手册
  • 价格&库存
LTC2260CUJ-14-PBF 数据手册
LTC2261-14 LTC2260-14/LTC2259-14 14-Bit, 125/105/80Msps Ultralow Power 1.8V ADCs FEATURES n n n n n n n n n n n n n DESCRIPTION The LTC ®2261-14/LTC2260-14/LTC2259-14 are sampling 14-bit A/D converters designed for digitizing high frequency, wide dynamic range signals. They are perfect for demanding communications applications with AC performance that includes 73.4dB SNR and 85dB spurious free dynamic range (SFDR). Ultralow jitter of 0.17psRMS allows undersampling of IF frequencies with excellent noise performance. DC specs include ±1LSB INL (typical), ±0.3LSB DNL (typical) and no missing codes over temperature. The transition noise is a low 1.2LSBRMS. The digital outputs can be either full rate CMOS, double data rate CMOS, or double data rate LVDS. A separate output power supply allows the CMOS output swing to range from 1.2V to 1.8V. The ENC+ and ENC– inputs may be driven differentially or single ended with a sine wave, PECL, LVDS, TTL or CMOS inputs. An optional clock duty cycle stabilizer allows high performance at full speed for a wide range of clock duty cycles. L, LT, LTC and LTM are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. 73.4dB SNR 85dB SFDR Low Power: 127mW/106mW/89mW Single 1.8V Supply CMOS, DDR CMOS or DDR LVDS Outputs Selectable Input Ranges: 1VP-P to 2VP-P 800MHz Full-Power Bandwidth S/H Optional Data Output Randomizer Optional Clock Duty Cycle Stabilizer Shutdown and Nap Modes Serial SPI Port for Configuration Pin Compatible 14-Bit and 12-Bit Versions 40-Pin (6mm × 6mm) QFN Package APPLICATIONS n n n n n n Communications Cellular Base Stations Software Defined Radios Portable Medical Imaging Multi-Channel Data Acquisition Nondestructive Testing TYPICAL APPLICATION 2-Tone FFT, fIN = 70MHz and 75MHz 1.8V VDD 1.2V TO 1.8V OVDD 0 –10 –20 –30 AMPLITUDE (dBFS) –40 –50 –60 –70 –80 + ANALOG INPUT INPUT S/H – 14-BIT PIPELINED ADC CORE CORRECTION LOGIC OUTPUT DRIVERS D13 CMOS • OR • LVDS • D0 OGND CLOCK/DUTY CYCLE CONTROL GND 226114 TA01a –90 –100 –110 –120 0 10 20 30 40 FREQUENCY (MHz) 50 60 226114 TA01b 125MHz CLOCK 226114f 1 LTC2261-14 LTC2260-14/LTC2259-14 ABSOLUTE MAXIMUM RATINGS (Notes 1, 2) Supply Voltages (VDD, OVDD) ....................... –0.3V to 2V Analog Input Voltage (AIN+, AIN–, PAR/SER, SENSE) (Note 3) ...........–0.3V to (VDD + 0.2V) Digital Input Voltage (ENC+, ENC–, CS, SDI, SCK) (Note 4) .................................... –0.3V to 3.9V SDO (Note 4) ............................................ –0.3V to 3.9V Digital Output Voltage ................ –0.3V to (OVDD + 0.3V) Operating Temperature Range: LTC2261C, LTC2260C, LTC2259C............. 0°C to 70°C LTC2261I, LTC2260I, LTC2259I ............ –40°C to 85°C Storage Temperature Range................... –65°C to 150°C PIN CONFIGURATIONS D12_13 D10_11 SENSE FULL-RATE CMOS OUTPUT MODE TOP VIEW VREF DNC VCM D13 D12 D11 D10 VDD OF DOUBLE DATA RATE CMOS OUTPUT MODE TOP VIEW SENSE VREF DNC DNC DNC 30 D8_9 29 DNC 28 CLKOUT+ 27 CLKOUT– 41 26 OVDD 25 OGND 24 D6_7 23 DNC 22 D4_5 21 DNC 11 12 13 14 15 16 17 18 19 20 CS SDO DNC D0_1 DNC SCK SDI D2_3 ENC+ ENC– VCM VDD OF 40 39 38 37 36 35 34 33 32 31 AIN+ 1 AIN– 2 GND 3 REFH 4 REFH 5 REFL 6 REFL 7 PAR/SER 8 VDD 9 VDD 10 11 12 13 14 15 16 17 18 19 20 CS SDO SCK SDI D0 D1 D2 ENC+ ENC– D3 41 30 D9 29 D8 28 CLKOUT+ 27 CLKOUT– 26 OVDD 25 OGND 24 D7 23 D6 22 D5 21 D4 AIN+ 1 AIN– 2 GND 3 REFH 4 REFH 5 REFL 6 REFL 7 PAR/SER 8 VDD 9 VDD 10 40 39 38 37 36 35 34 33 32 31 UJ PACKAGE 40-LEAD (6mm 6mm) PLASTIC QFN UJ PACKAGE 40-LEAD (6mm 6mm) PLASTIC QFN TJMAX = 150°C, θJA = 32°C/W EXPOSED PAD (PIN 41) IS GND, MUST BE SOLDERED TO PCB TJMAX = 150°C, θJA = 32°C/W EXPOSED PAD (PIN 41) IS GND, MUST BE SOLDERED TO PCB DOUBLE DATA RATE LVDS OUTPUT MODE TOP VIEW D12_13+ D12_13– D10_11+ D2_3– D10_11– 30 D8_9+ 29 D8_9– 28 CLKOUT+ 27 CLKOUT– 41 26 OVDD 25 OGND 24 D6_7+ 23 D6_7– 22 D4_5+ 21 D4_5– 11 12 13 14 15 16 17 18 19 20 CS ENC+ ENC– SDO SCK SDI D0_1– D0_1+ D2_3+ SENSE VREF VCM VDD OF+ OF– 40 39 38 37 36 35 34 33 32 31 AIN+ 1 AIN– 2 GND 3 REFH 4 REFH 5 REFL 6 REFL 7 PAR/SER 8 VDD 9 VDD 10 UJ PACKAGE 40-LEAD (6mm 6mm) PLASTIC QFN TJMAX = 150°C, θJA = 32°C/W EXPOSED PAD (PIN 41) IS GND, MUST BE SOLDERED TO PCB 226114f 2 LTC2261-14 LTC2260-14/LTC2259-14 ORDER INFORMATION LEAD FREE FINISH LTC2261CUJ-14#PBF LTC2261IUJ-14#PBF LTC2260CUJ-14#PBF LTC2260IUJ-14#PBF LTC2259CUJ-14#PBF LTC2259IUJ-14#PBF TAPE AND REEL LTC2261CUJ-14#TRPBF LTC2261IUJ-14#TRPBF LTC2260CUJ-14#TRPBF LTC2260IUJ-14#TRPBF LTC2259CUJ-14#TRPBF LTC2259IUJ-14#TRPBF PART MARKING* LTC2261UJ-14 LTC2261UJ-14 LTC2260UJ-14 LTC2260UJ-14 LTC2259UJ-14 LTC2259UJ-14 PACKAGE DESCRIPTION 40-Lead (6mm × 6mm) Plastic QFN 40-Lead (6mm × 6mm) Plastic QFN 40-Lead (6mm × 6mm) Plastic QFN 40-Lead (6mm × 6mm) Plastic QFN 40-Lead (6mm × 6mm) Plastic QFN 40-Lead (6mm × 6mm) Plastic QFN TEMPERATURE RANGE 0°C to 70°C –40°C to 85°C 0°C to 70°C –40°C to 85°C 0°C to 70°C –40°C to 85°C Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/ CONVERTER CHARACTERISTICS The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 5) LTC2261-14 PARAMETER Resolution (No Missing Codes) Integral Linearity Error Differential Linearity Error Offset Error Gain Error Offset Drift Full-Scale Drift Transition Noise Internal Reference External Reference External Reference Differential Analog Input (Note 7) Internal Reference External Reference CONDITIONS l l l l LTC2260-14 MIN 14 –3.75 –0.9 –9 –1.5 TYP ±1 ±0.3 ±1.5 ±1.5 ±0.4 ±20 ±30 ±10 1.2 MAX 3.75 0.9 9 1.5 14 LTC2259-14 MIN –3.5 –0.9 –9 –1.5 TYP ±1 ±0.3 ±1.5 ±1.5 ±0.4 ±20 ±30 ±10 1.2 MAX 3.5 0.9 9 1.5 UNITS Bits LSB LSB mV %FS %FS μV/°C ppm/°C ppm/°C LSBRMS MIN 14 TYP ±1 ±0.3 ±1.5 ±1.5 ±0.4 ±20 ±30 ±10 1.2 MAX 3.75 0.9 9 1.5 Differential Analog Input (Note 6) l –3.75 –0.9 –9 –1.5 226114f 3 LTC2261-14 LTC2260-14/LTC2259-14 ANALOG INPUT SYMBOL PARAMETER VIN VIN(CM) VSENSE IINCM Analog Input Range (AIN+ – AIN–) Analog Input Common Mode (AIN+ + AIN–)/2 Analog Input Common Mode Current The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 5) CONDITIONS 1.7V < VDD < 1.9V Differential Analog Input (Note 8) Per Pin, 125Msps Per Pin, 105Msps Per Pin, 80Msps 0 < AIN+, AIN– < VDD, No Encode 0 < PAR/SER < VDD 0.625 < SENSE < 1.3V l l l l l l MIN VCM – 100mV 0.625 TYP 1 to 2 VCM 1.250 155 130 100 MAX VCM + 100mV 1.300 UNITS VP-P V V μA μA μA External Voltage Reference Applied to SENSE External Reference Mode IIN1 IIN2 IIN3 tAP tJITTER CMRR BW-3B Analog Input Leakage Current PAR/SER Input Leakage Current SENSE Input Leakage Current Sample-and-Hold Acquisition Delay Time Sample-and-Hold Acquisition Delay Jitter Analog Input Common Mode Rejection Ratio Full-Power Bandwidth –1 –3 –6 0 0.17 80 1 3 6 μA μA μA ns psRMS dB MHz Figure 6 Test Circuit 800 The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. AIN = –1dBFS. (Note 5) LTC2261-14 SYMBOL SNR PARAMETER Signal-to-Noise Ratio CONDITIONS 5MHz Input 70MHz Input 140MHz Input l DYNAMIC ACCURACY LTC2260-14 MIN 71.3 TYP 73.4 73.2 72.7 88 85 82 90 90 90 73 72.6 72 MAX LTC2259-14 MIN 70.9 TYP 73.1 72.9 72.4 88 85 82 90 90 90 72.9 72.6 72 MAX UNITS dB dB dB dB dB dB dB dB dB dB dB dB MIN 71.3 TYP 73.4 73.2 72.7 88 85 82 90 90 90 73 72.6 72 MAX SFDR Spurious Free Dynamic Range 5MHz Input 2nd or 3rd Harmonic 70MHz Input 140MHz Input Spurious Free Dynamic Range 5MHz Input 4th Harmonic or Higher 70MHz Input 140MHz Input l 76 76 79 l 85 83 85 S/(N+D) Signal-to-Noise Plus Distortion Ratio 5MHz Input 70MHz Input 140MHz Input l 70.2 70.2 70.4 INTERNAL REFERENCE CHARACTERISTICS PARAMETER VCM Output Voltage VCM Output Temperature Drift VCM Output Resistance VREF Output Voltage VREF Output Temperature Drift VREF Output Resistance VREF Line Regulation –400μA < IOUT < 1mA 1.7V < VDD < 1.9V –600μA < IOUT < 1mA IOUT = 0 CONDITIONS IOUT = 0 The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 5) MIN 0.5 • VDD – 25mV TYP 0.5 • VDD ±25 4 1.225 1.250 ±25 7 0.6 1.275 MAX 0.5 • VDD + 25mV UNITS V ppm/°C Ω V ppm/°C Ω mV/V 226114f 4 LTC2261-14 LTC2260-14/LTC2259-14 DIGITAL INPUTS AND OUTPUTS SYMBOL PARAMETER ENCODE INPUTS (ENC+, ENC– ) Differential Encode Mode (ENC– Not Tied to GND) VID VICM VIN RIN CIN VIH VIL VIN RIN CIN VIH VIL IIN CIN ROL IOH COUT Differential Input Voltage Common Mode Input Voltage Input Voltage Range Input Resistance Input Capacitance High Level Input Voltage Low Level Input Voltage Input Voltage Range Input Resistance Input Capacitance High Level Input Voltage Low Level Input Voltage Input Current Input Capacitance Logic Low Output Resistance to GND Logic High Output Leakage Current Output Capacitance (Note 8) Internally Set Externally Set (Note 8) ENC+, ENC– to GND (See Figure 10) (Note 8) VDD = 1.8V VDD = 1.8V ENC+ to GND (See Figure 11) (Note 8) VDD = 1.8V VDD = 1.8V VIN = 0V to 3.6V (Note 8) VDD = 1.8V, SDO = 0V SDO = 0V to 3.6V (Note 8) l l l l l l l l l l The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 5) CONDITIONS MIN TYP MAX UNITS 0.2 1.2 1.1 0.2 10 3.5 1.2 0.6 0 30 3.5 1.3 0.6 –10 3 200 –10 4 10 10 3.6 1.6 3.6 V V V V kΩ pF V V V kΩ pF V V μA pF Ω μA pF Single-Ended Encode Mode (ENC– Tied to GND) DIGITAL INPUTS (CS, SDI, SCK) SDO OUTPUT (Open-Drain Output. Requires 2k Pull-Up Resistor if SDO is Used) DIGITAL DATA OUTPUTS (CMOS MODES: FULL DATA RATE AND DOUBLE DATA RATE) OVDD = 1.8V VOH VOL VOH VOL VOH VOL VOD VOS RTERM High Level Output Voltage Low Level Output Voltage High Level Output Voltage Low Level Output Voltage High Level Output Voltage Low Level Output Voltage Differential Output Voltage Common Mode Output Voltage On-Chip Termination Resistance IO = –500μA IO = 500μA IO = –500μA IO = 500μA IO = –500μA IO = 500μA 100Ω Differential Load, 3.5mA Mode 100Ω Differential Load, 1.75mA Mode 100Ω Differential Load, 3.5mA Mode 100Ω Differential Load, 1.75mA Mode Termination Enabled, OVDD = 1.8V l l l l 1.750 1.790 0.010 1.488 0.010 1.185 0.010 0.050 V V V V V V 454 1.375 mV mV V V Ω OVDD = 1.5V OVDD = 1.2V DIGITAL DATA OUTPUTS (LVDS MODE) 247 1.125 350 175 1.250 1.250 100 226114f 5 LTC2261-14 LTC2260-14/LTC2259-14 POWER REQUIREMENTS SYMBOL PARAMETER VDD OVDD IVDD IOVDD PDISS Analog Supply Voltage Output Supply Voltage Analog Supply Current Digital Supply Current Power Dissipation CONDITIONS (Note 10) (Note 10) DC Input Sine Wave Input Sine Wave Input, OVDD=1.2V l DC Input Sine Wave Input, OVDD=1.2V l l l The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 9) LTC2261-14 MIN 1.7 1.1 70.5 71.8 3.9 127 134 1.7 1.7 75.4 20.7 40.5 173 209 0.5 9 10 1.8 150 TYP 1.8 MAX 1.9 1.9 83.2 MIN 1.7 1.1 58.6 59.8 3.3 106 112 1.7 1.7 63.4 20.7 40.5 151 187 0.5 9 10 1.8 125 CMOS Output Modes: Full Data Rate and Double Data Rate 1.8 1.9 1.9 69.1 1.7 1.1 49.2 50.2 2.5 89 93 1.7 1.7 53.8 20.7 40.5 134 170 0.5 9 10 1.8 105 1.8 1.9 1.9 58.1 V V mA mA mA mW mW V V mA mA mA mW mW mW mW mW LTC2260-14 TYP MAX LTC2259-14 MIN TYP MAX UNITS LVDS Output Mode VDD OVDD IVDD IOVDD PDISS Analog Supply Voltage Output Supply Voltage Analog Supply Current Digital Supply Current (0VDD = 1.8V) Power Dissipation (Note 10) (Note 10) Sine Wave Input Sine Input, 1.75mA Mode Sine Input, 3.5mA Mode Sine Input, 1.75mA Mode Sine Input, 3.5mA Mode l l l l l l l 1.9 1.9 89 26 47.8 207 246 1.9 1.9 74.8 26 47.8 182 221 1.9 1.9 63.5 26 47.8 161 201 All Output Modes PSLEEP PNAP PDIFFCLK Sleep Mode Power Nap Mode Power Power Increase with Differential Encode Mode Enabled (No increase for Nap or Sleep Modes) TIMING CHARACTERISTICS SYMBOL fS tL tH tAP PARAMETER Sampling Frequency ENC Low Time (Note 8) ENC High Time (Note 8) Sample-and-Hold Acquisition Delay Time PARAMETER ENC to Data Delay ENC to CLKOUT Delay DATA to CLKOUT Skew Pipeline Latency CONDITIONS (Note 10) The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 5) LTC2261-14 MIN l l l l l LTC2260-14 MIN 1 4.52 2.00 4.52 2.00 4.76 4.76 4.76 4.76 0 TYP MAX 105 500 500 500 500 125 1 LTC2259-14 MIN 5.93 2.00 5.93 2.00 TYP 6.25 6.25 6.25 6.25 0 MAX 80 500 500 500 500 UNITS MHz ns ns ns ns ns TYP 4 4 4 4 0 MAX 500 500 500 500 1 3.8 2.0 3.8 2.0 Duty Cycle Stabilizer Off Duty Cycle Stabilizer On Duty Cycle Stabilizer Off Duty Cycle Stabilizer On SYMBOL tD tC tSKEW CONDITIONS CL = 5pF (Note 8) CL = 5pF (Note 8) tD – tC (Note 8) Full Data Rate Mode Double Data Rate Mode l l l MIN 1.1 1 0 TYP 1.7 1.4 0.3 5.0 5.5 MAX 3.1 2.6 0.6 UNITS ns ns ns Cycles Cycles Digital Data Outputs (CMOS Modes: Full Data Rate and Double Data Rate) 226114f 6 LTC2261-14 LTC2260-14/LTC2259-14 TIMING CHARACTERISTICS SYMBOL tD tC tSKEW PARAMETER ENC to Data Delay ENC to CLKOUT Delay DATA to CLKOUT Skew Pipeline Latency SPI Port Timing (Note 8) tSCK tS tH tDS tDH tDO SCK Period CS to SCK Setup Time SCK to CS Setup Time SDI Setup Time SDI Hold Time SCK Falling to SDO Valid Readback Mode, CSDO = 20pF RPULLUP = 2k , Write Mode Readback Mode, CSDO = 20pF RPULLUP = 2k , l l l l l l l The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 5) CONDITIONS CL = 5pF (Note 8) CL = 5pF (Note 8) tD – tC (Note 8) l l l MIN 1.1 1 0 TYP 1.8 1.5 0.3 5.5 MAX 3.2 2.7 0.6 UNITS ns ns ns Cycles ns ns ns ns ns ns Digital Data Outputs (LVDS Mode) 40 250 5 5 5 5 125 ns Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: All voltage values are with respect to GND with GND and OGND shorted (unless otherwise noted). Note 3: When these pin voltages are taken below GND or above VDD, they will be clamped by internal diodes. This product can handle input currents of greater than 100mA below GND or above VDD without latchup. Note 4: When these pin voltages are taken below GND they will be clamped by internal diodes. When these pin voltages are taken above VDD they will not be clamped by internal diodes. This product can handle input currents of greater than 100mA below GND without latchup. Note 5: VDD = OVDD = 1.8V, fSAMPLE = 125MHz (LTC2261), 105MHz (LTC2260), or 80MHz (LTC2259), LVDS outputs with internal termination disabled, differential ENC+/ENC– = 2VP-P sine wave, input range = 2VP-P with differential drive, unless otherwise noted. Note 6: Integral nonlinearity is defined as the deviation of a code from a best fit straight line to the transfer curve. The deviation is measured from the center of the quantization band. Note 7: Offset error is the offset voltage measured from –0.5 LSB when the output code flickers between 00 0000 0000 0000 and 11 1111 1111 1111 in 2’s complement output mode. Note 8: Guaranteed by design, not subject to test. Note 9: VDD = 1.8V, fSAMPLE = 125MHz (LTC2261), 105MHz (LTC2260), or 80MHz (LTC2259), ENC+ = single-ended 1.8V square wave, ENC– = 0V, input range = 2VP-P with differential drive, 5pF load on each digital output unless otherwise noted. Note 10: Recommended operating conditions. TIMING DIAGRAMS Full-Rate CMOS Output Mode Timing All Outputs are Single-Ended and Have CMOS Levels tAP ANALOG INPUT N tH tL ENC– ENC+ tD D0-D13, OF tC N–5 N–4 N–3 N–2 N–1 N+1 N+2 N+3 N+4 CLKOUT + CLKOUT – 226114 TD01 226114f 7 LTC2261-14 LTC2260-14/LTC2259-14 TIMING DIAGRAMS Double Data Rate CMOS Output Mode Timing All Outputs are Single-Ended and Have CMOS Levels tAP ANALOG INPUT N tH tL ENC– ENC+ tD D0_1 D0N-5 D1N-5 D0N-4 tD D1N-4 D0N-3 D1N-3 D0N-2 D1N-2 N+1 N+2 N+3 N+4 • • • D12_13 D12N-5 D13N-5 D12N-4 D13N-4 D12N-3 D13N-3 D12N-2 D13N-2 OF OFN-5 tC OFN-4 tC OFN-3 OFN-2 CLKOUT+ CLKOUT – 226114 TD02 Double Data Rate LVDS Output Mode Timing All Outputs are Differential and Have LVDS Levels tAP ANALOG INPUT N tH tL ENC– ENC+ D0_1+ D0_1– D12_13+ D12_13– OF+ OF– CLKOUT+ CLKOUT – OFN-5 tC OFN-4 tC OFN-3 OFN-3 D12N-5 D13N-5 D12N-4 D13N-4 D12N-3 D13N-3 D12N-2 D13N-2 tD D0N-5 D1N-5 D0N-4 tD D1N-4 D0N-3 D1N-3 D0N-2 D1N-2 N+1 N+2 N+3 N+4 • • • 226114 TD03 226114f 8 LTC2261-14 LTC2260-14/LTC2259-14 TIMING DIAGRAMS SPI Port Timing (Readback Mode) tS CS SCK tDO SDI SDO HIGH IMPEDANCE R/W A6 A5 A4 A3 A2 A1 A0 XX D7 XX D6 XX D5 XX D4 XX D3 XX D2 XX D1 XX D0 tDS tDH tSCK tH SPI Port Timing (Write Mode) CS SCK SDI SDO R/W A6 A5 A4 A3 A2 A1 A0 D7 D6 D5 D4 D3 D2 D1 D0 HIGH IMPEDANCE 226114 TD04 TYPICAL PERFORMANCE CHARACTERISTICS LTC2261-14: Integral Non-Linearity (INL) 2.0 1.5 1.0 DNL ERROR (LSB) INL ERROR (LSB) 0.5 0 –0.5 –1.0 –1.5 –2.0 0 4096 8192 12288 OUTPUT CODE 16384 226114 G01 LTC2261-14: Differential Non-Linearity (DNL) 1.0 0.8 0.6 AMPLITUDE (dBFS) 0.4 0.2 0 –0.2 –0.4 –0.6 –0.8 –1.0 0 4096 8192 12288 OUTPUT CODE 16384 226114 G02 LTC2261-14: 8k Point FFT, fIN = 5MHz –1dBFS, 125Msps 0 –10 –20 –30 –40 –50 –60 –70 –80 –90 –100 –110 –120 0 10 20 30 40 FREQUENCY (MHz) 50 60 226114 G03 226114f 9 LTC2261-14 LTC2260-14/LTC2259-14 TYPICAL PERFORMANCE CHARACTERISTICS LTC2261-14: 8k Point FFT, fIN = 30MHz –1dBFS, 125Msps 0 –10 –20 –30 AMPLITUDE (dBFS) AMPLITUDE (dBFS) –40 –50 –60 –70 –80 0 –10 –20 –30 –40 –50 –60 –70 –80 AMPLITUDE (dBFS) 0 20 30 40 FREQUENCY (MHz) 50 60 226114 G05 LTC2261-14: 8k Point FFT, fIN = 70MHz –1dBFS, 125Msps 0 –10 –20 –30 –40 –50 –60 –70 –80 LTC2261-14: 8k Point FFT, fIN = 140MHz –1dBFS, 125Msps –90 –100 –110 –120 0 10 20 30 40 FREQUENCY (MHz) 50 60 226114 G04 –90 –100 –110 –120 10 –90 –100 –110 –120 0 10 20 30 40 FREQUENCY (MHz) 50 60 226114 G06 LTC2261-14: 8k Point 2-Tone FFT, fIN = 70MHz, 75MHz, –1dBFS, 125Msps 0 –10 –20 –30 AMPLITUDE (dBFS) –40 –50 –60 –70 –80 4000 5000 6000 LTC2261-14: Shorted Input Histogram 74 73 72 SNR (dBFS) 71 70 69 68 1000 0 8178 67 8180 8182 8184 OUTPUT CODE 8186 226114 G08 LTC2261-14: SNR vs Input Frequency, –1dB, 2V Range, 125Msps –90 –100 –110 –120 0 10 20 30 40 FREQUENCY (MHz) 50 60 226114 G07 COUNT 3000 2000 66 0 50 100 150 200 250 300 INPUT FREQUENCY (MHz) 350 226114 G09 LTC2261-14: SFDR vs Input Frequency, –1dB, 2V Range, 125Msps 95 90 85 80 75 70 65 SFDR (dBc AND dBFS) 110 100 90 80 70 60 50 40 30 20 10 0 50 100 150 200 250 300 INPUT FREQUENCY (MHz) 350 LTC2261-14: SFDR vs Input Level, fIN = 70MHz, 2V Range, 125Msps 80 dBFS 75 LTC2261-14: IVDD vs Sample Rate, 5MHz Sine Wave Input, –1dB LVDS OUTPUTS 70 dBc IVDD (mA) 65 CMOS OUTPUTS 60 55 50 0 SFDR (dBFS) 0 –80 –70 –60 –50 –40 –30 –20 –10 INPUT LEVEL (dBFS) 0 25 50 75 100 SAMPLE RATE (Msps) 125 226114 G13 226114 G10 226114 G12 226114f 10 LTC2261-14 LTC2260-14/LTC2259-14 TYPICAL PERFORMANCE CHARACTERISTICS LTC2261-14: IOVDD vs Sample Rate, 5MHz Sine Wave Input, –1dB, 5pF on Each Data Output 45 3.5mA LVDS 40 35 30 IOVDD (mA) 25 20 15 10 5 0 0 25 1.8V CMOS 1.2V CMOS 50 75 100 SAMPLE RATE (Msps) 125 226114 G14 LTC2261-14: SNR vs SENSE, fIN = 5MHz, –1dB 74 73 72 SNR (dBFS) 71 70 69 68 67 66 0.6 0.7 0.8 0.9 1 1.1 SENSE PIN (V) 1.2 1.3 0 –10 –20 –30 –40 –50 –60 –70 –80 –90 –100 –110 –120 –130 LTC2261-14: 128k Point Averaged FFT, fIN = 70MHz, –65dBFS, 125Msps, RAND OFF ABP OFF , 1.75mA LVDS AMPLITUDE (dBFS) 0 10 20 30 40 50 FREQUENCY (MHz) 60 226114 G16 226114 G15 LTC2261-14: 128k Point Averaged FFT, fIN = 70MHz, –65dBFS, 125Msps, RAND ON, ABP ON 0 –10 –20 –30 –40 SNR (dBFS) 74 LTC2261-14: SNR vs Sample Rate and Digital Output Mode, 30MHz Sine Wave Input, –1dB 2.0 LVDS CMOS 72 INL ERROR (LSB) 125 226114 G18 LTC2260-14: Integral Non-Linearity (INL) 1.5 1.0 AMPLITUDE (dBFS) DDR CMOS 70 –50 –60 –70 –80 –90 –100 –110 –120 –130 0.5 0 –0.5 –1.0 –1.5 68 66 0 10 20 30 40 50 FREQUENCY (MHz) 60 226114 G17 0 25 50 75 100 SAMPLE RATE (Msps) –2.0 0 4096 8192 12288 OUTPUT CODE 16384 226114 G21 LTC2260-14: Differential Non-Linearity (DNL) 1.0 0.8 0.6 DNL ERROR (LSB) 0.4 0.2 0 –0.2 –0.4 –0.6 –0.8 –1.0 0 4096 8192 12288 OUTPUT CODE 16384 226114 G22 LTC2260-14: 8k Point FFT, fIN = 5MHz –1dBFS, 105Msps 0 –10 –20 –30 AMPLITUDE (dBFS) AMPLITUDE (dBFS) –40 –50 –60 –70 –80 0 –10 –20 –30 –40 –50 –60 –70 –80 LTC2260-14: 8k Point FFT, fIN = 30MHz –1dBFS, 105Msps –90 –100 –110 –120 0 10 20 30 40 FREQUENCY (MHz) 50 226114 G23 –90 –100 –110 –120 0 10 20 30 40 FREQUENCY (MHz) 50 226114 G24 226114f 11 LTC2261-14 LTC2260-14/LTC2259-14 TYPICAL PERFORMANCE CHARACTERISTICS LTC2260-14: 8k Point FFT, fIN = 70MHz –1dBFS, 105Msps 0 –10 –20 –30 AMPLITUDE (dBFS) AMPLITUDE (dBFS) –40 –50 –60 –70 –80 0 –10 –20 –30 AMPLITUDE (dBFS) –40 –50 –60 –70 –80 LTC2260-14: 8k Point FFT, fIN = 140MHz –1dBFS, 105Msps 0 –10 –20 –30 –40 –50 –60 –70 –80 LTC2260-14: 8k Point 2-Tone FFT, fIN = 70MHz, 75MHz, –1dBFS, 105Msps –90 –100 –110 –120 0 10 20 30 40 FREQUENCY (MHz) 50 226114 G25 –90 –100 –110 –120 0 10 20 30 40 FREQUENCY (MHz) 50 226114 G26 –90 –100 –110 –120 0 10 20 30 40 FREQUENCY (MHz) 50 226114 G27 LTC2260-14: Shorted Input Histogram 6000 5000 4000 SNR (dBFS) COUNT 3000 2000 1000 0 8195 74 73 72 LTC2260-14: SNR vs Input Frequency, –1dB, 2V Range, 105Msps 95 90 85 80 75 70 65 0 50 100 150 200 250 300 INPUT FREQUENCY (MHz) 350 LTC2260-14: SFDR vs Input Frequency, –1dB, 2V Range, 105Msps 70 69 68 67 8197 8199 8201 OUTPUT CODE 8203 226114 G28 66 SFDR (dBFS) 71 0 50 100 150 200 250 300 INPUT FREQUENCY (MHz) 350 226114 G29 226114 G30 LTC2260-14: SFDR vs Input Level, fIN = 70MHz, 2V Range, 105Msps 110 100 90 SFDR (dBc AND dBFS) 80 IVDD (mA) 70 60 50 40 30 20 10 0 –80 –70 –60 –50 –40 –30 –20 –10 INPUT LEVEL (dBFS) 0 40 45 dBc 55 dBFS 65 LTC2260-14: IVDD vs Sample Rate, 5MHz Sine Wave Input, –1dB 45 40 60 LVDS OUTPUTS IOVDD (mA) 35 30 25 20 15 10 5 0 25 50 75 SAMPLE RATE (Msps) 100 226114 G33 LTC2260-14: IOVDD vs Sample Rate, 5MHz Sine Wave Input, –1dB, 5pF on Each Data Output 3.5mA LVDS CMOS OUTPUTS 50 1.75mA LVDS 1.8V CMOS 0 25 1.2V CMOS 50 75 100 SAMPLE RATE (Msps) 226114 G34 0 226114 G32 226114f 12 LTC2261-14 LTC2260-14/LTC2259-14 TYPICAL PERFORMANCE CHARACTERISTICS LTC2260-14: SNR vs SENSE, fIN = 5MHz, –1dB 74 73 72 INL ERROR (LSB) SNR (dBFS) 71 70 69 68 67 66 0.6 0.7 0.8 0.9 1 1.1 SENSE PIN (V) 1.2 1.3 2.0 1.5 1.0 0.5 0 –0.5 –1.0 –1.5 –2.0 0 4096 8192 12288 OUTPUT CODE 16384 226114 G41 LTC2259-14: Integral Non-Linearity (INL) 1.0 0.8 0.6 DNL ERROR (LSB) 0.4 0.2 0 –0.2 –0.4 –0.6 –0.8 –1.0 LTC2259-14: Differential Non-Linearity (DNL) 0 4096 8192 12288 OUTPUT CODE 16384 226114 G42 226114 G35 LTC2259-14: 8k Point FFT, fIN = 5MHz –1dBFS, 80Msps 0 –10 –20 –30 AMPLITUDE (dBFS) AMPLITUDE (dBFS) –40 –50 –60 –70 –80 0 –10 –20 –30 –40 –50 –60 –70 –80 LTC2259-14: 8k Point FFT, fIN = 30MHz –1dBFS, 80Msps 0 –10 –20 –30 AMPLITUDE (dBFS) 20 30 FREQUENCY (MHz) 40 226114 G44 LTC2259-14: 8k Point FFT, fIN = 70MHz –1dBFS, 80Msps –40 –50 –60 –70 –80 –90 –100 –110 –120 0 10 20 30 FREQUENCY (MHz) 40 226114 G43 –90 –100 –110 –120 0 10 –90 –100 –110 –120 0 10 20 30 FREQUENCY (MHz) 40 226114 G45 LTC2259-14: 8k Point FFT, fIN = 140MHz –1dBFS, 80Msps 0 –10 –20 –30 AMPLITUDE (dBFS) –40 –50 –60 –70 –80 AMPLITUDE (dBFS) 0 –10 –20 –30 –40 –50 –60 –70 –80 LTC2259-14: 8k Point 2-Tone FFT, fIN = 70MHz, 75MHz, –1dBFS, 80Msps 6000 5000 4000 COUNT 0 10 20 30 FREQUENCY (MHz) 40 226114 G47 LTC2259-14: Shorted Input Histogram 3000 2000 1000 0 8184 –90 –100 –110 –120 0 10 20 30 FREQUENCY (MHz) 40 226114 G46 –90 –100 –110 –120 8186 8188 8190 OUTPUT CODE 8192 226114 G48 226114f 13 LTC2261-14 LTC2260-14/LTC2259-14 TYPICAL PERFORMANCE CHARACTERISTICS LTC2259-14: SNR vs Input Frequency, –1dB, 2V Range, 80Msps 74 73 72 SNR (dBFS) 71 70 69 68 70 67 66 65 0 50 100 150 200 250 300 INPUT FREQUENCY (MHz) 350 0 50 100 150 200 250 300 INPUT FREQUENCY (MHz) 350 SFDR (dBFS) 85 80 75 95 90 SFDR (dBc AND dBFS) LTC2259-14: SFDR vs Input Frequency, –1dB, 2V Range, 80Msps 110 100 90 80 70 60 50 40 30 20 10 LTC2259-14: SFDR vs Input Level, fIN = 70MHz, 2V Range, 80Msps dBFS dBc 0 –80 –70 –60 –50 –40 –30 –20 –10 INPUT LEVEL (dBFS) 0 226114 G49 226114 G50 226114 G52 LTC2259-14: IVDD vs Sample Rate, 5MHz Sine Wave Input, –1dB 55 45 40 50 IVDD (mA) LVDS OUTPUTS IOVDD (mA) 35 30 25 20 15 40 10 5 35 0 20 40 60 SAMPLE RATE (Msps) 80 226114 G53 LTC2259-14: IOVDD vs Sample Rate, 5MHz Sine Wave Input, –1dB, 5pF on Each Data Output 74 3.5mA LVDS 73 72 SNR (dBFS) 71 70 69 68 1.2V CMOS 1.8V CMOS 0 20 40 60 SAMPLE RATE (Msps) 80 226114 G54 LTC2259-14: SNR vs SENSE, fIN = 5MHz, –1dB 45 CMOS OUTPUTS 1.75mA LVDS 67 66 0.6 0.7 0.8 0.9 1 1.1 SENSE PIN (V) 1.2 1.3 0 226114 G55 PIN FUNCTIONS PINS THAT ARE THE SAME FOR ALL DIGITAL OUTPUT MODES AIN+ (Pin 1): Positive Differential Analog Input. AIN– (Pin 2): Negative Differential Analog Input. GND (Pin 3): ADC Power Ground. REFH (Pins 4, 5): ADC High Reference. Bypass to Pins 6, 7 with a 2.2μF ceramic capacitor and to ground with a 0.1μF ceramic capacitor. REFL (Pins 6, 7): ADC Low Reference. Bypass to Pins 4, 5 with a 2.2μF ceramic capacitor and to ground with a 0.1μF ceramic capacitor. PAR/ SER (Pin 8): Programming Mode Selection Pin. Connect to ground to enable the serial programming mode. CS, SCK, SDI, SDO become a serial interface that control the A/D operating modes. Connect to VDD to enable the parallel programming mode where CS, SCK, SDI become parallel logic inputs that control a reduced set of the A/D 226114f 14 LTC2261-14 LTC2260-14/LTC2259-14 PIN FUNCTIONS operating modes. PAR/SER should be connected directly to ground or the VDD of the part and not be driven by a logic signal. VDD (Pins 9, 10, 40): 1.8V Analog Power Supply. Bypass to ground with 0.1μF ceramic capacitors. Pins 9 and 10 can share a bypass capacitor. ENC+ (Pin 11): Encode Input. Conversion starts on the rising edge. ENC – (Pin 12): Encode Complement Input. Conversion starts on the falling edge. CS (Pin 13): In serial programming mode, (PAR/SER = 0V), CS is the serial interface chip select input. When CS is low, SCK is enabled for shifting data on SDI into the mode control registers. In the parallel programming mode (PAR/SER = VDD), CS controls the clock duty cycle stabilizer. When CS is low, the clock duty cycle stabilizer is turned off. When CS is high, the clock duty cycle stabilizer is turned on. CS can be driven with 1.8V to 3.3V logic. SCK (Pin 14): In serial programming mode, (PAR/SER = 0V), SCK is the serial interface clock input. In the parallel programming mode (PAR/SER = VDD), SCK controls the digital output mode. When SCK is low, the full-rate CMOS output mode is enabled. When SCK is high, the double data rate LVDS output mode (with 3.5mA output current) is enabled. SCK can be driven with 1.8V to 3.3V logic. SDI (Pin 15): In serial programming mode, (PAR/SER = 0V), SDI is the serial interface data input. Data on SDI is clocked into the mode control registers on the rising edge of SCK. In the parallel programming mode (PAR/SER = VDD), SDI can be used to power down the part. When SDI is low, the part operates normally. When SDI is high, the part enters sleep mode. SDI can be driven with 1.8V to 3.3V logic. SDO (Pin 16): In serial programming mode, (PAR/SER = 0V), SDO is the optional serial interface data output. Data on SDO is read back from the mode control registers and can be latched on the falling edge of SCK. SDO is an open-drain NMOS output that requires an external 2k pull-up resistor to 1.8V-3.3V. If read back from the mode control registers is not needed, the pull-up resistor is not necessary and SDO can be left unconnected. In the parallel programming mode (PAR/SER = VDD), SDO is not used and should not be connected. OGND (Pin 25): Output Driver Ground. OVDD (Pin 26): Output Driver Supply. Bypass to ground with a 0.1μF ceramic capacitor. VCM (Pin 37): Common Mode Bias Output, Nominally Equal to VDD/2. VCM should be used to bias the common mode of the analog inputs. Bypass to ground with a 0.1μF ceramic capacitor. VREF (Pin 38): Reference Voltage Output. Bypass to ground with a 1μF ceramic capacitor, nominally 1.25V. SENSE (Pin 39): Reference Programming Pin. Connecting SENSE to VDD selects the internal reference and a ±1V input range. Connecting SENSE to ground selects the internal reference and a ±0.5V input range. An external reference between 0.625V and 1.3V applied to SENSE selects an input range of ±0.8 • VSENSE. FULL-RATE CMOS OUTPUT MODE All Pins Below Have CMOS Output Levels (OGND to OVDD) D0 to D13 (Pins 17-24, 29-34): Digital Outputs. D13 is the MSB. CLKOUT– (Pin 27): Inverted version of CLKOUT+. CLKOUT+ (Pin 28): Data Output Clock. The digital outputs normally transition at the same time as the falling edge of CLKOUT+. The phase of CLKOUT+ can also be delayed relative to the digital outputs by programming the mode control registers. DNC (Pin 35): Do not connect this pin. OF (Pin 36): Over/Under Flow Digital Output. OF is high when an overflow or underflow has occurred. DOUBLE DATA RATE CMOS OUTPUT MODE All Pins Below Have CMOS Output Levels (OGND to OVDD) D0_1 to D12_13 (Pins 18, 20, 22, 24, 30, 32, 34): Double Data Rate Digital Outputs. Two data bits are multiplexed onto each output pin. The even data bits (D0, D2, D4, D6, D8, D10, 226114f 15 LTC2261-14 LTC2260-14/LTC2259-14 PIN FUNCTIONS D12) appear when CLKOUT+ is low. The odd data bits (D1, D3, D5, D7, D9, D11, D13) appear when CLKOUT+ is high. CLKOUT– (Pin 27): Inverted version of CLKOUT+. CLKOUT+ (Pin 28): Data Output Clock. The digital outputs normally transition at the same time as the falling and rising edges of CLKOUT+. The phase of CLKOUT+ can also be delayed relative to the digital outputs by programming the mode control registers. DNC (Pins 17, 19, 21, 23, 29, 31, 33, 35): Do not connect these pins. OF (Pin 36): Over/Under Flow Digital Output. OF is high when an overflow or underflow has occurred. DOUBLE DATA RATE LVDS OUTPUT MODE All Pins Below Have LVDS Output Levels. The Output Current Level is Programmable. There is an Optional Internal 100Ω Termination Resistor Between the Pins of Each LVDS Output Pair. D0_1–/D0_1+ to D12_13 –/D12_13+ (Pins 17/18, 19/20, 21/22, 23/24, 29/30, 31/32, 33/34): Double Data Rate Digital Outputs. Two data bits are multiplexed onto each differential output pair. The even data bits (D0, D2, D4, D6, D8, D10, D12) appear when CLKOUT+ is low. The odd data bits (D1, D3, D5, D7, D9, D11, D13) appear when CLKOUT+ is high. CLKOUT–/CLKOUT+ (Pins 27/28): Data Output Clock. The digital outputs normally transition at the same time as the falling and rising edges of CLKOUT+. The phase of CLKOUT+ can also be delayed relative to the digital outputs by programming the mode control registers. OF–/OF+ (Pins 35/36): Over/Under Flow Digital Output. OF+ is high when an overflow or underflow has occurred. FUNCTIONAL BLOCK DIAGRAM AIN+ INPUT S/H FIRST PIPELINED ADC STAGE SECOND PIPELINED ADC STAGE THIRD PIPELINED ADC STAGE FOURTH PIPELINED ADC STAGE FIFTH PIPELINED ADC STAGE VDD GND AIN – VCM 0.1μF VREF 1μF VDD/2 1.25V REFERENCE RANGE SELECT SHIFT REGISTER AND CORRECTION SENSE REF BUF REFH REFL INTERNAL CLOCK SIGNALS OVDD OF D13 DIFF REF AMP CLOCK/DUTY CYCLE CONTROL MODE CONTROL REGISTERS OUTPUT DRIVERS • • • D0 CLKOUT + CLKOUT – REFH 0.1μF REFL ENC+ ENC– PAR/SER CS SCK SDI SDO OGND 226114 F01 2.2μF 0.1μF 0.1μF Figure 1. Functional Block Diagram 226114f 16 LTC2261-14 LTC2260-14/LTC2259-14 APPLICATIONS INFORMATION CONVERTER OPERATION The LTC2261-14/LTC2260-14/LTC2259-14 are low power 14-bit 125Msps/105Msps/80Msps A/D converters that are powered by a single 1.8V supply. The analog inputs should be driven differentially. The encode input can be driven differentially, or single ended for lower power consumption. The digital outputs can be CMOS, double data rate CMOS (to halve the number of output lines), or double data rate LVDS (to reduce digital noise in the system.) Many additional features can be chosen by programming the mode control registers through a serial SPI port. See the Serial Programming Mode section. ANALOG INPUT The analog input is a differential CMOS sample-and-hold circuit (Figure 2). The inputs should be driven differentially around a common mode voltage set by the VCM output pin, which is nominally VDD/2. For the 2V input range, the inputs should swing from VCM – 0.5V to VCM + 0.5V. There should be 180° phase difference between the inputs. INPUT DRIVE CIRCUITS Input filtering If possible, there should be an RC lowpass filter right at the analog inputs. This lowpass filter isolates the drive circuitry from the A/D sample-and-hold switching, and also limits wideband noise from the drive circuitry. Figure 3 shows an example of an input RC filter. The RC component values should be chosen based on the application’s input frequency. Transformer Coupled Circuits Figure 3 shows the analog input being driven by an RF transformer with a center-tapped secondary. The center tap is biased with VCM, setting the A/D input at its optimal 50Ω LTC2261-14 VDD 10Ω CPARASITIC 1.8pF RON 25Ω CPARASITIC 1.8pF VDD CSAMPLE 3.5pF RON 25Ω VCM 0.1μF 0.1μF CSAMPLE 3.5pF ANALOG INPUT T1 1:1 25Ω 25Ω 25Ω 0.1μF AIN+ LTC2261-14 12pF AIN+ VDD 10Ω 25Ω AIN– 226114 F03 AIN– T1: MA/COM MABAES0060 RESISTORS, CAPACITORS ARE 0402 PACKAGE SIZE Figure 3. Analog Input Circuit Using a Transformer. Recommended for Input Frequencies from 5MHz to 1.2V 10k ENC+ ENC– 10k 1.2V 226114 F02 Figure 2. Equivalent Input Circuit 226114f 17 LTC2261-14 LTC2260-14/LTC2259-14 APPLICATIONS INFORMATION DC level. At higher input frequencies a transmission line balun transformer (Figures 4 to 6) has better balance, resulting in lower A/D distortion. Amplifier Circuits Figure 7 shows the analog input being driven by a high speed differential amplifier. The output of the amplifier is AC coupled to the A/D so the amplifier’s output common mode voltage can be optimally set to minimize distortion. At very high frequencies an RF gain block will often have lower distortion than a differential amplifier. If the gain block is single-ended, then a transformer circuit (Figures 4 to 6) should convert the signal to differential before driving the A/D. 50Ω VCM 0.1μF 0.1μF ANALOG INPUT T2 T1 25Ω 25Ω 0.1μF 1.8pF 50Ω VCM 0.1μF 0.1μF ANALOG INPUT T2 T1 25Ω 25Ω 0.1μF 4.7pF 0.1μF AIN– 226114 F04 226114 F05 AIN+ LTC2261-14 0.1μF AIN– AIN+ LTC2261-14 T1: MA/COM MABA-007159-000000 T2: COILCRAFT WBC1-1LB RESISTORS, CAPACITORS ARE 0402 PACKAGE SIZE Figure 5. Recommended Front-End Circuit for Input Frequencies from 170MHz to 270MHz T1: MA/COM MABA-007159-000000 T2: MA/COM MABAES0060 RESISTORS, CAPACITORS ARE 0402 PACKAGE SIZE 50Ω VCM 0.1μF 0.1μF ANALOG INPUT 25Ω T1 0.1μF 25Ω 2.7nH AIN– 226114 F06 Figure 4. Recommended Front-End Circuit for Input Frequencies from 70MHz to 170MHz 2.7nH 0.1μF AIN+ LTC2261-14 T1: MA/COM ETC1-1-13 RESISTORS, CAPACITORS ARE 0402 PACKAGE SIZE Figure 6. Recommended Front-End Circuit for Input Frequencies Above 270MHz 226114f 18 LTC2261-14 LTC2260-14/LTC2259-14 APPLICATIONS INFORMATION Reference The LTC2261-14/2260-14/2259-14 has an internal 1.25V voltage reference. For a 2V input range using the internal reference, connect SENSE to VDD. For a 1V input range using the external reference, connect SENSE to ground. For a 2V input range with an external reference, apply a 1.25V reference voltage to SENSE (Figure 9.) The input range can be adjusted by applying a voltage to SENSE that is between 0.625V and 1.30V. The input range will then be 1.6 • VSENSE. TIE TO VDD FOR 2V RANGE; TIE TO GND FOR 1V RANGE; RANGE = 1.6 • VSENSE FOR 0.65V < VSENSE < 1.300V 0.1μF LTC2261-14 REFH The VREF , REFH and REFL pins should be bypassed as shown in Figure 8. The 0.1μF capacitor between REFH and REFL should be as close to the pins as possible (not on the back side of the circuit board). LTC2261-14 1.25V VREF 1μF 0.625V RANGE DETECT AND CONTROL SENSE BUFFER INTERNAL ADC HIGH REFERENCE 5Ω 1.25V BANDGAP REFERENCE VCM HIGH SPEED DIFFERENTIAL 0.1μF AMPLIFIER ANALOG INPUT 200Ω 200Ω 25Ω 0.1μF AIN+ + – + 12pF – 0.1μF 25Ω AIN– 2.2μF 0.1μF 0.8x DIFF AMP 226114 F07 0.1μF REFL INTERNAL ADC LOW REFERENCE 226114 F08 Figure 7. Front-End Circuit Using a High Speed Differential Amplifier Figure 8. Reference Circuit VREF 1μF LTC2261-14 1.25V EXTERNAL REFERENCE SENSE 1μF 226114 F09 Figure 9. Using an External 1.25V Reference 226114f 19 LTC2261-14 LTC2260-14/LTC2259-14 APPLICATIONS INFORMATION Encode Input The signal quality of the encode inputs strongly affects the A/D noise performance. The encode inputs should be treated as analog signals—do not route them next to digital traces on the circuit board. There are two modes of operation for the encode inputs: the differential encode mode (Figure 10) and the single-ended encode mode (Figure 11). The differential encode mode is recommended for sinusoidal, PECL or LVDS encode inputs (Figures 12, 13). The encode inputs are internally biased to 1.2V through 10k equivalent resistance. The encode inputs can be taken above VDD (up to 3.6V), and the common mode range is from 1.1V to 1.6V. In the differential encode mode, ENC– should stay at least 200mV above ground to avoid falsely triggering the single-ended encode mode. For good jitter performance ENC+ and ENC– should have fast rise and fall times. The single-ended encode mode should be used with CMOS encode inputs. To select this mode, ENC – is connected to ground and ENC+ is driven with a square wave encode input. ENC+ can be taken above VDD (up to 3.6V) so 1.8V to 3.3V CMOS logic levels can be used. The ENC+ threshold is 0.9V. For good jitter performance ENC+ should have fast rise and fall times. Clock Duty Cycle Stabilizer For good performance the encode signal should have a 50%(±5%) duty cycle. If the optional clock duty cycle stabilizer circuit is enabled, the encode duty cycle can vary from 30% to 70% and the duty cycle stabilizer will maintain a constant 50% internal duty cycle. If the encode signal changes frequency or is turned off, the duty cycle stabilizer circuit requires one hundred clock cycles to lock onto the input clock. The duty cycle stabilizer is enabled by mode control register A2 (serial programming mode), or by CS (parallel programming mode). 25Ω DIFFERENTIAL COMPARATOR 0.1μF T1 1:4 ENC+ 100Ω LTC2261-14 100Ω 15k ENC+ ENC– 30k T1: COILCRAFT WBC4 - 1WL D1: AVAGO HSMS - 2822 RESISTORS, CAPACITORS ARE 0402 PACKAGE SIZE ENC– 0.1μF 226114 F12 LTC2261-14 VDD VDD D1 226114 F10 Figure 12. Sinusoidal Encode Drive Figure 10. Equivalent Encode Input Circuit for Differential Encode Mode 0.1μF ENC+ LTC2261-14 1.8V TO 3.3V 0V ENC+ ENC– 30k CMOS LOGIC BUFFER 226114 F11 PECL OR LVDS CLOCK LTC2261-14 0.1μF ENC– 226114 F13 Figure 13. PECL or LVDS Encode Drive Figure 11. Equivalent Encode Input Circuit for Single-Ended Encode Mode 226114f 20 LTC2261-14 LTC2260-14/LTC2259-14 APPLICATIONS INFORMATION For applications where the sample rate needs to be changed quickly, the clock duty cycle stabilizer can be disabled. If the duty cycle stabilizer is disabled, care should be taken to make the sampling clock have a 50%(±5%) duty cycle. The duty cycle stabilizer should not be used below 5Msps. DIGITAL OUTPUTS Digital Output Modes The LTC2261-14/LTC2260-14/LTC2259-14 can operate in three digital output modes: full rate CMOS, double data rate CMOS (to halve the number of output lines), or double data rate LVDS (to reduce digital noise in the system). The output mode is set by mode control register A3 (serial programming mode), or by SCK (parallel programming mode). Note that double data rate CMOS cannot be selected in the parallel programming mode. Full-Rate CMOS Mode In full-rate CMOS mode the 14 digital outputs (D0-D13), overflow (OF), and the data output clocks (CLKOUT+, CLKOUT–) have CMOS output levels. The outputs are powered by OVDD and OGND which are isolated from the A/D core power and ground. OVDD can range from 1.1V to 1.9V, allowing 1.2V through 1.8V CMOS logic outputs. For good performance, the digital outputs should drive minimal capacitive loads. If the load capacitance is larger than 10pF a digital buffer should be used. Double Data Rate CMOS Mode In double data rate CMOS mode, two data bits are multiplexed and output on each data pin. This reduces the number of data lines by seven, simplifying board routing and reducing the number of input pins needed to receive the data. The 7 digital outputs (D0_1, D2_3, D4_5, D6_7, D8_9, D10_11, D12_13), overflow (OF), and the data output clocks (CLKOUT+, CLKOUT–) have CMOS output levels. The outputs are powered by OVDD and OGND which are isolated from the A/D core power and ground. OVDD can range from 1.1V to 1.9V, allowing 1.2V through 1.8V CMOS logic outputs. For good performance the digital outputs should drive minimal capacitive loads. If the load capacitance is larger than 10pF a digital buffer should be used. When using Double Data Rate CMOS at high sample rates the SNR will degrade slightly (see Typical Performance Characteristics section). DDR CMOS is not recommended for sample frequencies above 100MHz. Double Data Rate LVDS Mode In double data rate LVDS mode, two data bits are multiplexed and output on each differential output pair. There are 7 LVDS output pairs (D0_1+/D0_1– through D12_13+/D12_13–) for the digital output data. Overflow (OF+/OF –) and the data output clock (CLKOUT+/CLKOUT–) each have an LVDS output pair. By default the outputs are standard LVDS levels: 3.5mA output current and a 1.25V output common mode voltage. An external 100Ω differential termination resistor is required for each LVDS output pair. The termination resistors should be located as close as possible to the LVDS receiver. The outputs are powered by OVDD and OGND which are isolated from the A/D core power and ground. In LVDS mode, OVDD must be 1.8V. Programmable LVDS Output Current In LVDS mode, the default output driver current is 3.5mA. This current can be adjusted by serially programming mode control register A3. Available current levels are 1.75mA, 2.1mA, 2.5mA, 3mA, 3.5mA, 4mA and 4.5mA. Optional LVDS Driver Internal Termination In most cases using just an external 100Ω termination resistor will give excellent LVDS signal integrity. In addition, an optional internal 100Ω termination resistor can be enabled by serially programming mode control register A3. The internal termination helps absorb any reflections caused by imperfect termination at the receiver. When the internal termination is enabled, the output driver current is increased by 1.6x to maintain about the same output voltage swing. Overflow Bit The overflow output bit (OF) outputs a logic high when the analog input is either overranged or underranged. The overflow bit has the same pipeline latency as the data bits. 226114f 21 LTC2261-14 LTC2260-14/LTC2259-14 APPLICATIONS INFORMATION Phase Shifting the Output Clock In full-rate CMOS mode the data output bits normally change at the same time as the falling edge of CLKOUT+, so the rising edge of CLKOUT+ can be used to latch the output data. In double data rate CMOS and LVDS modes the data output bits normally change at the same time as the falling and rising edges of CLKOUT+. To allow adequate setup-and-hold time when latching the data, the CLKOUT+ signal may need to be phase shifted relative to the data output bits. Most FPGAs have this feature; this is generally the best place to adjust the timing. The LTC2261-14/LTC2260-14/LTC2259-14 can also phase shift the CLKOUT+/CLKOUT– signals by serially programming mode control register A2. The output clock can be shifted by 0°, 45°, 90° or 135°. To use the phase shifting feature the clock duty cycle stabilizer must be turned on. Another control register bit can invert the polarity of CLKOUT+ and CLKOUT–, independently of the phase shift. The combination of these two features enables phase shifts of 45° up to 315° (Figure 14). DATA FORMAT Table 1 shows the relationship between the analog input voltage, the digital data output bits and the overflow bit. By default the output data format is offset binary. The 2’s complement format can be selected by serially programming mode control register A4. Table 1. Output Codes vs Input Voltage AIN+ – AIN– (2V Range) >1.000000V +0.999878V +0.999756V +0.000122V +0.000000V –0.000122V –0.000244V –0.999878V –1.000000V ≤–1.000000V OF 1 0 0 0 0 0 0 0 0 1 D13-D0 (OFFSET BINARY) 11 1111 1111 1111 11 1111 1111 1111 11 1111 1111 1110 10 0000 0000 0001 10 0000 0000 0000 01 1111 1111 1111 01 1111 1111 1110 00 0000 0000 0001 00 0000 0000 0000 00 0000 0000 0000 D13-D0 (2’s COMPLEMENT) 01 1111 1111 1111 01 1111 1111 1111 01 1111 1111 1110 00 0000 0000 0001 00 0000 0000 0000 11 1111 1111 1111 11 1111 1111 1110 10 0000 0000 0001 10 0000 0000 0000 10 0000 0000 0000 ENC+ D0-D13, OF PHASE SHIFT 0° 45° 90° 135° CLKOUT+ 180° 225° 270° 315° 226114 F14 MODE CONTROL BITS CLKINV 0 0 0 0 1 1 1 1 CLKPHASE1 0 0 1 1 0 0 1 1 CLKPHASE0 0 1 0 1 0 1 0 1 Figure 14. Phase Shifting CLKOUT 226114f 22 LTC2261-14 LTC2260-14/LTC2259-14 APPLICATIONS INFORMATION Digital Output Randomizer Interference from the A/D digital outputs is sometimes unavoidable. Digital interference may be from capacitive or inductive coupling or coupling through the ground plane. Even a tiny coupling factor can cause unwanted tones in the ADC output spectrum. By randomizing the digital output before it is transmitted off chip, these unwanted tones can be randomized which reduces the unwanted tone amplitude. The digital output is “randomized” by applying an exclusive-OR logic operation between the LSB and all other data output bits. To decode, the reverse operation is applied—an exclusive-OR operation is applied between the LSB and all other bits. The LSB, OF and CLKOUT outputs are not affected. The output randomizer is enabled by serially programming mode control register A4. Alternate Bit Polarity Another feature that reduces digital feedback on the circuit board is the alternate bit polarity mode. When this mode is enabled, all of the odd bits (D1, D3, D5, D7, D9, D11, D13) are inverted before the output buffers. The even bits (D0, D2, D4, D6, D8, D10, D12), OF and CLKOUT are not affected. This can reduce digital currents in the circuit board ground plane and reduce digital noise, particularly for very small analog input signals. When there is a very small signal at the input of the A/D that is centered around midscale, the digital outputs toggle between mostly 1s and mostly 0s. This simultaneous switching of most of the bits will cause large currents in the ground plane. By inverting every other bit, the alternate bit polarity mode makes half of the bits transition high while half of the bits transition low. To first order, this cancels current flow in the ground plane, reducing the digital noise. PC BOARD OF OF CLKOUT FPGA CLKOUT CLKOUT D13 D13/D0 OF D12 D12/D0 D13/D0 D13 D12/D0 D2 RANDOMIZER ON D1 • • • D2/D0 LTC2261-14 D12 D2/D0 D1/D0 • • • D2 D1/D0 D0 D0 116114 F15 D1 D0 D0 Figure 15. Functional Equivalent of Digital Output Randomizer 116114 F16 Figure 16. Unrandomizing a Randomized Digital Output Signal 226114f 23 LTC2261-14 LTC2260-14/LTC2259-14 APPLICATIONS INFORMATION The digital output is decoded at the receiver by inverting the odd bits (D1, D3, D5, D7, D9, D11, D13.) The alternate bit polarity mode is independent of the digital output randomizer—either, both or neither function can be on at the same time. When alternate bit polarity mode is on, the data format is offset binary and the 2’s complement control bit has no effect. The alternate bit polarity mode is enabled by serially programming mode control register A4. Digital Output Test Patterns To allow in-circuit testing of the digital interface to the A/D, there are several test modes that force the A/D data outputs (OF, D13-D0) to known values: All 1s: All outputs are 1 All 0s: All outputs are 0 Alternating: Outputs change from all 1s to all 0s on alternating samples Checkerboard: Outputs change from 101010101010101 to 010101010101010 on alternating samples The digital output test patterns are enabled by serially programming mode control register A4. When enabled, the test patterns override all other formatting modes: 2’s complement, randomizer, alternate-bit-polarity. Output Disable The digital outputs may be disabled by serially programming mode control register A3. All digital outputs including OF and CLKOUT are disabled. The high impedance disabled state is intended for long periods of inactivity—it is too slow to multiplex a data bus between multiple converters at full speed. Sleep and Nap Modes The A/D may be placed in sleep or nap modes to conserve power. In sleep mode the entire A/D converter is powered down, resulting in 0.5mW power consumption. Sleep mode is enabled by mode control register A1 (serial programming mode), or by SDI (parallel programming mode). The amount of time required to recover from sleep mode depends on the size of the bypass capacitors on VREF , REFH, and REFL. For the suggested values in Figure 8, the A/D will stabilize after 2ms. In nap mode the A/D core is powered down while the internal reference circuits stay active, allowing faster wake-up than from sleep mode. Recovering from nap mode requires at least 100 clock cycles. If the application demands very accurate DC settling then an additional 50μs should be allowed so the on-chip references can settle from the slight temperature shift caused by the change in supply current as the A/D leaves nap mode. Nap mode is enabled by mode control register A1 in the serial programming mode. DEVICE PROGRAMMING MODES The operating modes of the LTC2261-14 can be programmed by either a parallel interface or a simple serial interface. The serial interface has more flexibility and can program all available modes. The parallel interface is more limited and can only program some of the more commonly used modes. Parallel Programming Mode To use the parallel programming mode, PAR/SER should be tied to VDD. The CS, SCK and SDI pins are binary logic inputs that set certain operating modes. These pins can be tied to VDD or ground, or driven by 1.8V, 2.5V or 3.3V CMOS logic. Table 2 shows the modes set by CS, SCK and SDI. Table 2. Parallel Programming Mode Control Bits (PAR/SER = VDD) PIN CS DESCRIPTION Clock Duty Cycle Stabilizer Control Bit 0 = Clock Duty Cycle Stabilizer Off 1 = Clock Duty Cycle Stabilizer On SCK Digital Output Mode Control Bit 0 = Full-Rate CMOS Output Mode 1 = Double Data Rate LVDS Output Mode (3.5mA LVDS Current, Internal Termination Off) SDI Power Down Control Bit 0 = Normal Operation 1 = Sleep Mode 226114f 24 LTC2261-14 LTC2260-14/LTC2259-14 APPLICATIONS INFORMATION Serial Programming Mode To use the serial programming mode, PAR/SER should be tied to ground. The CS, SCK, SDI and SDO pins become a serial interface that program the A/D mode control registers. Data is written to a register with a 16-bit serial word. Data can also be read back from a register to verify its contents. Serial data transfer starts when CS is taken low. The data on the SDI pin is latched at the first 16 rising edges of SCK. Any SCK rising edges after the first 16 are ignored. The data transfer ends when CS is taken high again. The first bit of the 16-bit input word is the R/ W bit. The next seven bits are the address of the register (A6:A0). The final eight bits are the register data (D7:D0). If the R/ W bit is low, the serial data (D7:D0) will be written to the register set by the address bits (A6:A0). If the R/ W bit is high, data in the register set by the address bits (A6:A0) will be read back on the SDO pin (see the timing diagrams). During a read back command the register is not updated and data on SDI is ignored. Table 3. Serial Programming Mode Register Map REGISTER A0: RESET REGISTER (ADDRESS 00h) D7 RESET Bit 7 RESET D6 X D5 X Software Reset Bit D4 X D3 X D2 X D1 X D0 X The SDO pin is an open-drain output that pulls to ground with a 200Ω impedance. If register data is read back through SDO, an external 2k pull-up resistor is required. If serial data is only written and read back is not needed, then SDO can be left floating and no pull-up resistor is needed. Table 3 shows a map of the mode control registers. Software Reset If serial programming is used, the mode control registers should be programmed as soon as possible after the power supplies turn on and are stable. The first serial command must be a software reset which will reset all register data bits to logic 0. To perform a software reset, bit D7 in the reset register is written with a logic 1. After the reset is complete, bit D7 is automatically set back to zero. 0 = Not Used 1 = Software Reset. All Mode Control Registers are Reset to 00h. This Bit is Automatically Set Back to Zero After the Reset is Complete Bits 6-0 Unused, Don’t Care Bits. REGISTER A1: POWER-DOWN REGISTER (ADDRESS 01h) D7 X Bits 7-2 Bits 1-0 D6 X Unused, Don’t Care Bits. PWROFF1:PWROFF0 00 = Normal Operation 01 = Nap Mode 10 = Not Used 11 = Sleep Mode Power Down Control Bits D5 X D4 X D3 X D2 X D1 PWROFF1 D0 PWROFF0 226114f 25 LTC2261-14 LTC2260-14/LTC2259-14 APPLICATIONS INFORMATION REGISTER A2: TIMING REGISTER (ADDRESS 02h) D7 X Bits 7-4 Bit 3 D6 X Unused, Don’t Care Bits. CLKINV Output Clock Invert Bit 0 = Normal CLKOUT Polarity (As Shown in the Timing Diagrams) 1 = Inverted CLKOUT Polarity CLKPHASE1:CLKPHASE0 Output Clock Phase Delay Bits 00 = No CLKOUT Delay (As Shown in the Timing Diagrams) 01 = CLKOUT+/CLKOUT– Delayed by 45° (Clock Period • 1/8) 10 = CLKOUT+/CLKOUT– Delayed by 90° (Clock Period • 1/4) 11 = CLKOUT+/CLKOUT– Delayed by 135° (Clock Period • 3/8) Note: If the CLKOUT Phase Delay Feature is Used, the Clock Duty Cycle Stabilizer Must Also be Turned On DCS Clock Duty Cycle Stabilizer Bit 0 = Clock Duty Cycle Stabilizer Off 1 = Clock Duty Cycle Stabilizer On D5 X D4 X D3 CLKINV D2 CLKPHASE1 D1 CLKPHASE0 D0 DCS Bits 2-1 Bit 0 REGISTER A3: OUTPUT MODE REGISTER (ADDRESS 03h) D7 X Bit 7 Bits 6-4 D6 ILVDS2 Unused, Don’t Care Bit. ILVDS2:ILVDS0 LVDS Output Current Bits 000 = 3.5mA LVDS Output Driver Current 001 = 4.0mA LVDS Output Driver Current 010 = 4.5mA LVDS Output Driver Current 011 = Not Used 100 = 3.0mA LVDS Output Driver Current 101 = 2.5mA LVDS Output Driver Current 110 = 2.1mA LVDS Output Driver Current 111 = 1.75mA LVDS Output Driver Current TERMON LVDS Internal Termination Bit 0 = Internal Termination Off 1 = Internal Termination On. LVDS Output Driver Current is 1.6× the Current Set by ILVDS2:ILVDS0 OUTOFF Output Disable Bit 0 = Digital Outputs are Enabled 1 = Digital Outputs are Disabled and Have High Output Impedance OUTMODE1:OUTMODE0 Digital Output Mode Control Bits 00 = Full-Rate CMOS Output Mode 01 = Double Data Rate LVDS Output Mode 10 = Double Data Rate CMOS Output Mode 11 = Not Used D5 ILVDS1 D4 ILVDS0 D3 TERMON D2 OUTOFF D1 OUTMODE1 D0 OUTMODE0 Bit 3 Bit 2 Bits 1-0 226114f 26 LTC2261-14 LTC2260-14/LTC2259-14 APPLICATIONS INFORMATION REGISTER A4: DATA FORMAT REGISTER (ADDRESS 04h) D7 X Bit 7-6 Bits 5-3 D6 X Unused, Don’t Care Bits. OUTTEST2:OUTTEST0 Digital Output Test Pattern Bits 000 = Digital Output Test Patterns Off 001 = All Digital Outputs = 0 011 = All Digital Outputs = 1 101 = Checkerboard Output Pattern. OF D13-D0 Alternate Between 101 0101 1010 0101 and 010 1010 0101 1010 , 111 = Alternating Output Pattern. OF D13-D0 Alternate Between 000 0000 0000 0000 and 111 1111 1111 1111 , Note: Other Bit Combinations are not Used ABP Alternate Bit Polarity Mode Control Bit 0 = Alternate Bit Polarity Mode Off 1 = Alternate Bit Polarity Mode On RAND Data Output Randomizer Mode Control Bit 0 = Data Output Randomizer Mode Off 1 = Data Output Randomizer Mode On TWOSCOMP Two’s Complement Mode Control Bit 0 = Offset Binary Data Format 1 = Two’s Complement Data Format Note: ABP = 1 Forces the Output Format to be Offset Binary D5 OUTTEST2 D4 OUTTEST1 D3 OUTTEST0 D2 ABP D1 RAND D0 TWOSCOMP Bit 2 Bit 1 Bit 0 GROUNDING AND BYPASSING The LTC2261-14 requires a printed circuit board with a clean unbroken ground plane. A multilayer board with an internal ground plane is recommended. Layout for the printed circuit board should ensure that digital and analog signal lines are separated as much as possible. In particular, care should be taken not to run any digital track alongside an analog signal track or underneath the ADC. High quality ceramic bypass capacitors should be used at the VDD, OVDD, VCM, VREF, REFH and REFL pins. Bypass capacitors must be located as close to the pins as possible. Of particular importance is the 0.1μF capacitor between REFH and REFL. This capacitor should be on the same side of the circuit board as the A/D, and as close to the device as possible (1.5mm or less). Size 0402 ceramic capacitors are recommended. The larger 2.2μF capacitor between REFH and REFL can be somewhat further away. The VCM capacitor should be located as close to the pin as possible. To make space for this the capacitor on VREF can be further away or on the back of the PC board. The traces connecting the pins and bypass capacitors must be kept short and should be made as wide as possible. The analog inputs, encode signals, and digital outputs should not be routed next to each other. Ground fill and grounded vias should be used as barriers to isolate these signals from each other. HEAT TRANSFER Most of the heat generated by the LTC2261-14 is transferred from the die through the bottom-side exposed pad and package leads onto the printed circuit board. For good electrical and thermal performance, the exposed pad must be soldered to a large grounded pad on the PC board. 226114f 27 LTC2261-14 LTC2260-14/LTC2259-14 TYPICAL APPLICATIONS LTC2261 Schematic T2 MABAES0060 R9 10Ω R39 33.2Ω 1% R40 33.2Ω 1% • ANALOG INPUT • SENSE C23 1μF C51 4.7pF C17 1μF R14 1k R10 10Ω R15 100Ω C12 0.1μF R16 100Ω C13 1μF C19 0.1μF 40 39 38 37 36 OF+ 35 OF– 34 33 32 31 VDD SENSE VREF VCM R27 10Ω 1 R28 10Ω 2 3 4 C15 0.1μF 5 C20 2.2μF 6 7 C21 0.1μF PAR/SER 8 9 10 C18 0.1μF AIN+ AIN– GND REFH REFH REFL REFL PAR/SER VDD VDD GND 41 ENC+ ENC– 11 12 CS 13 SCK 14 SDI SDO 15 16 D0 17 D1 18 D2 19 U2 LTC2261CUJ D13 D12 D11 D10 30 29 28 27 26 25 24 23 22 21 DIGITAL OUTPUTS D9 D8 CLKOUT+ CLKOUT– OVDD OGND D7 D6 D5 D4 D3 20 0VDD C37 0.1μF DIGITAL OUTPUTS ENCODE CLOCK R13 100Ω 226114 TA02 SPI BUS 226114f 28 LTC2261-14 LTC2260-14/LTC2259-14 TYPICAL APPLICATIONS Silkscreen Top Top Side 226114 TA04 226114 TA03 Inner Layer 2 GND Inner Layer 3 226114 TA04 226114 TA06 226114f 29 LTC2261-14 LTC2260-14/LTC2259-14 TYPICAL APPLICATIONS Inner Layer 4 Inner Layer 5 Power 226114 TA07 226114 TA08 Bottom Side 226114 TA09 226114f 30 LTC2261-14 LTC2260-14/LTC2259-14 PACKAGE DESCRIPTION UJ Package 40-Lead Plastic QFN (6mm × 6mm) (Reference LTC DWG # 05-08-1728 Rev Ø) 0.70 ±0.05 6.50 ±0.05 5.10 ±0.05 4.42 ±0.05 4.50 ±0.05 (4 SIDES) 4.42 ±0.05 PACKAGE OUTLINE 0.25 ±0.05 0.50 BSC RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED 6.00 ± 0.10 (4 SIDES) 0.75 ± 0.05 R = 0.10 TYP R = 0.115 TYP 39 40 0.40 ± 0.10 1 PIN 1 NOTCH R = 0.45 OR 0.35 45° CHAMFER 2 PIN 1 TOP MARK (SEE NOTE 6) 4.50 REF (4-SIDES) 4.42 ±0.10 4.42 ±0.10 (UJ40) QFN REV Ø 0406 0.200 REF 0.00 – 0.05 NOTE: 1. DRAWING IS A JEDEC PACKAGE OUTLINE VARIATION OF (WJJD-2) 2. DRAWING NOT TO SCALE 3. ALL DIMENSIONS ARE IN MILLIMETERS 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE, IF PRESENT 5. EXPOSED PAD SHALL BE SOLDER PLATED 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE 0.25 ± 0.05 0.50 BSC BOTTOM VIEW—EXPOSED PAD 226114f Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights. 31 LTC2261-14 LTC2260-14/LTC2259-14 RELATED PARTS PART NUMBER LTC1993-2 LTC1994 LTC2215 LTC2216 LTC2217 LTC2202 LTC2203 LTC2204 LTC2205 LTC2206 LTC2207 LTC2208 LTC2209 LTC2220 LTC2220-1 LTC2224 LTC2249 LTC2250 LTC2251 LTC2252 LTC2253 LTC2254 LTC2255 LTC2259-12/ LTC2260-12/ LTC2261-12 LTC2284 LTC2299 LTC5517 LTC5527 LTC5557 LTC5575 LTC6400-20 LTC6604-2.5/ LTC6604 -5/ LTC6604-10/ LTC6604-15 DESCRIPTION High Speed Differential Op Amp Low Noise, Low Distortion Fully Differential Input/ Output Amplifier/Driver 16-Bit, 65Msps, Low Noise ADC 16-Bit, 80Msps, Low Noise ADC 16-Bit, 105Msps, Low Noise ADC 16-Bit, 10Msps, 3.3V ADC, Lowest Noise 16-Bit, 25Msps, 3.3V ADC, Lowest Noise 16-Bit, 40Msps, 3.3V ADC 16-Bit, 65Msps, 3.3V ADC 16-Bit, 80Msps, 3.3V ADC 16-Bit, 105Msps, 3.3V ADC 16-Bit, 130Msps, 3.3V ADC, LVDS Outputs 16-Bit, 160Msps, 3.3V ADC, LVDS Outputs 12-Bit, 170Msps ADC 12-Bit, 185Msps, 3.3V ADC, LVDS Outputs 12-Bit, 135Msps, 3.3V ADC, High IF Sampling 14-Bit, 80Msps ADC 10-Bit, 105Msps ADC 10-Bit, 125Msps ADC 12-Bit, 105Msps ADC 12-Bit, 125Msps ADC 14-Bit, 105Msps ADC 14-Bit, 125Msps, 3V ADC, Lowest Power 12-Bit, 80/105/125Msps 1.8V ADCs, Ultralow Power 14-Bit, Dual, 105Msps, 3V ADC, Low Crosstalk Dual 14-Bit, 80Msps ADC 40MHz to 900MHz Direct Conversion Quadrature Demodulator 400MHz to 3.7GHz High Linearity Downconverting Mixer 400MHz to 3.8GHz High Linearity Downconverting Mixer 800MHz to 2.7GHz Direct Conversion Quadrature Demodulator 1.8GHz Low Noise, Low Distortion Differential ADC Driver for 300MHz IF Dual Matched 2.5MHz, 5MHz, 10MHz, 15MHz Filter with ADC Driver COMMENTS 800MHz BW, 70dBc Distortion at 70MHz, 6dB Gain Low Distortion: –94dBc at 1MHz 700mW, 81.5dB SNR, 100dB SFDR, 64-Pin QFN 970mW, 81.3dB SNR, 100dB SFDR, 64-Pin QFN 1190mW, 81.2dB SNR, 100dB SFDR, 64-Pin QFN 140mW, 81.6dB SNR, 100dB SFDR, 48-Pin QFN 220mW, 81.6dB SNR, 100dB SFDR, 48-Pin QFN 480mW, 79dB SNR, 100dB SFDR, 48-Pin QFN 590mW, 79dB SNR, 100dB SFDR, 48-Pin QFN 725mW, 77.9dB SNR, 100dB SFDR, 48-Pin QFN 900mW, 77.9dB SNR, 100dB SFDR, 48-Pin QFN 1250mW, 77.7dB SNR, 100dB SFDR, 64-Pin QFN 1450mW, 77.1dB SNR, 100dB SFDR, 64-Pin QFN 890mW, 67.5dB SNR, 9mm × 9mm QFN Package 910mW, 67.7dB SNR, 80dB SFDR, 64-Pin QFN 630mW, 67.6dB SNR, 84dB SFDR, 48-Pin QFN 230mW, 73dB SNR, 5mm × 5mm QFN Package 320mW, 61.6dB SNR, 5mm × 5mm QFN Package 395mW, 61.6dB SNR, 5mm × 5mm QFN Package 320mW, 70.2dB SNR, 5mm × 5mm QFN Package 395mW, 70.2dB SNR, 5mm × 5mm QFN Package 320mW, 72.5dB SNR, 5mm × 5mm QFN Package 395mW, 72.5dB SNR, 88dB SFDR, 32-Pin QFN 87mW/103mW/124mW, 70.8dB SNR, 85dB SFDR, DDR LVDS/DDR CMOS/ CMOS Outputs, 6mm × 6mm QFN Package 540mW, 72.4dB SNR, 88dB SFDR, 64-Pin QFN 230mW, 71.6dB SNR, 5mm x 5mm QFN Package High IIP3: 21dBm at 800MHz, Integrated LO Quadrature Generator 24.5dBm IIP3 at 900MHz, 23.5dBm IIP3 at 3.5GHz, NF = 12.5dB, 50Ω Single-Ended RF and LO Ports 23.7dBm IIP3 at 2.6GHz, 23.5dBm IIP3 at 3.5GHz, NF = 13.2dB, 3.3V Supply Operation, Integrated Transformer High IIP3: 28dBm at 900MHz, Integrated LO Quadrature Generator Integrated RF and LO Transformer Fixed Gain 10V/V, 2.1nV√Hz Total Input Noise, 3mm × 3mm QFN-16 Package Dual Matched 4th Order LP Filters with Differential Drivers. Low Noise, Low Distortion Amplifiers 226114f 32 Linear Technology Corporation (408) 432-1900 ● FAX: (408) 434-0507 ● LT 1208 • PRINTED IN USA 1630 McCarthy Blvd., Milpitas, CA 95035-7417 www.linear.com © LINEAR TECHNOLOGY CORPORATION 2008
LTC2260CUJ-14-PBF 价格&库存

很抱歉,暂时无法提供与“LTC2260CUJ-14-PBF”相匹配的价格&库存,您可以联系我们找货

免费人工找货