LTC2488 16-Bit 2-/4-Channel ΔΣ ADC with Easy Drive Input Current Cancellation FEATURES
■ ■
DESCRIPTION
The LTC®2488 is a 4-channel (2-channel differential), 16bit, No Latency ΔΣ™ ADC with Easy Drive™ technology. The patented sampling scheme eliminates dynamic input current errors and the shortcomings of on-chip buffering through automatic cancellation of differential input current. This allows large external source impedances and rail-torail input signals to be directly digitized while maintaining exceptional DC accuracy. The LTC2488 includes an integrated oscillator. This device can be configured to measure an external signal from combinations of 4 analog input channels operating in single ended or differential modes. It automatically rejects line frequencies of 50Hz and 60Hz simultaneously. The LTC2488 allows a wide common mode, input range (0V to VCC), independent of the reference voltage. Any combination of single-ended or differential inputs can be selected and the first conversion after a new channel selection is valid.
, LT, LTC and LTM are registered trademarks of Linear Technology Corporation. No Latency ∆Σ and Easy Drive are trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.
■
■ ■ ■ ■ ■ ■
■ ■ ■
Up to 2 Differential or 4 Single-Ended Inputs Easy Drive Technology Enables Rail-to-Rail Inputs with Zero Differential Input Current Directly Digitizes High Impedance Sensors with Full Accuracy 600nV RMS Noise (0.02LSB Transition Noise) GND to VCC Input/Reference Common Mode Range Simultaneous 50Hz/60Hz Rejection 2ppm INL, No Missing Codes 1ppm Offset and 15ppm Full-Scale Error No Latency: Digital Filter Settles in a Single Cycle, Even After a New Channel is Selected Single Supply 2.7V to 5.5V Operation (0.8mW) Internal Oscillator Tiny 4mm × 3mm DFN Package
APPLICATIONS
■ ■ ■ ■
Direct Sensor Digitizer Direct Temperature Measurement Instrumentation Industrial Process Control
TYPICAL APPLICATION
Data Acquisition System
2.7V TO 5.5V 10µF 0.1µF +FS ERROR (ppm)
Fullscale Error vs Source Resistance
80 VCC = 5V 60 VREF = 5V VIN+ = 3.75V – 40 VIN = 1.25V FO = GND 20 TA = 25°C CIN = 1µF 0 –20 –40 –60 FO –80 1
2488 TA01a
CH0 CH1 REF +
VCC
4-CHANNEL MUX CH2 CH3 COM
IN+
16-BIT ∆Σ ADC WITH EASY DRIVE IN– REF –
SDI SCK SDO CS
4-WIRE SPI INTERFACE
OSC
10
100 1k RSOURCE (Ω)
10k
100k
2488 TA01b
2488f
1
LTC2488 ABSOLUTE MAXIMUM RATINGS
(Notes 1, 2)
PACKAGE/ORDER INFORMATION
FO SDI SCK CS SDO GND COM 1 2 3 4 5 6 7 15 14 REF– 13 REF+ 12 VCC 11 CH3 10 CH2 9 CH1 8 CH0
Supply Voltage (VCC) ................................... –0.3V to 6V Analog Input Voltage (CH0 to CH3, COM) ..................–0.3V to (VCC + 0.3V) REF+, REF– ................................–0.3V to (VCC + 0.3V) Digital Input Voltage......................–0.3V to (VCC + 0.3V) Digital Output Voltage ...................–0.3V to (VCC + 0.3V) Operating Temperature Range LTC2488C ................................................ 0°C to 70°C LTC2488I ............................................. –40°C to 85°C Storage Temperature Range................... –65°C to 150°C
DE PACKAGE 14-LEAD (4mm × 3mm) PLASTIC DFN TJMAX = 125°C, θJA = 37°C/W EXPOSED PAD (PIN 15) IS GND, MUST BE SOLDERED TO PCB
ORDER PART NUMBER LTC2488CDE LTC2488IDE
DE PART MARKING* 2488 2488
Order Options Tape and Reel: Add #TR Lead Free: Add #PBF Lead Free Tape and Reel: Add #TRPBF Lead Free Part Marking: http://www.linear.com/leadfree/ Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
ELECTRICAL CHARACTERISTICS
PARAMETER Resolution (No Missing Codes) Integral Nonlinearity Offset Error Offset Error Drift Positive Full-Scale Error Positive Full-Scale Error Drift Negative Full-Scale Error Negative Full-Scale Error Drift Total Unadjusted Error CONDITIONS
The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Notes 3, 4)
MIN 16
● ●
TYP 2 1 0.5 10
MAX 20 5 32
UNITS Bits ppm of VREF ppm of VREF µV nV/°C ppm of VREF ppm of VREF/°C ppm of VREF ppm of VREF/°C ppm of VREF ppm of VREF ppm of VREF µVRMS
0.1V ≤ VREF ≤ VCC, –FS ≤ VIN ≤ +FS (Note 5) 5V ≤ VCC ≤ 5.5V, VREF = 5V, VIN(CM) = 2.5V (Note 6) 2.7V ≤ VCC ≤ 5.5V, VREF = 2.5V, VIN(CM) = 1.25V (Note 6) 2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Note 14) 2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC 2.5V ≤ VREF ≤ VCC, IN+ = 0.75VREF, IN– = 0.25VREF 2.5V ≤ VREF ≤ VCC, IN+ = 0.75VREF, IN– = 0.25VREF 2.5V ≤ VREF ≤ VCC, IN+ = 0.25VREF, IN– = 0.75VREF 2.5V ≤ VREF ≤ VCC, IN+ = 0.25VREF, IN– = 0.75VREF 5V ≤ VCC ≤ 5.5V, VREF = 2.5V, VIN(CM) = 1.25V 5V ≤ VCC ≤ 5.5V, VREF = 5V, VIN(CM) = 2.5V 2.7V ≤ VCC ≤ 5.5V, VREF = 2.5V, VIN(CM) = 1.25V 2.7V < VCC < 5.5V, 2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Note 13)
●
0.1
●
32 0.1 15 15 15 0.6
Output Noise
2488f
2
LTC2488 CONVERTER CHARACTERISTICS
PARAMETER Input Common Mode Rejection DC Input Common Mode Rejection 50Hz ±2% Input Common Mode Rejection 60Hz ±2% Input Normal Mode Rejection 50Hz ±2% Input Normal Mode Rejection 60Hz ±2% Input Normal Mode Rejection 50Hz/60Hz ±2% Reference Common Mode Rejection DC Power Supply Rejection DC Power Supply Rejection, 50Hz ±2% Power Supply Rejection, 60Hz ±2% CONDITIONS 2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Note 5) 2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Note 5) 2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Note 5) 2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Notes 5, 7) 2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Notes 5, 8) 2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Notes 5, 9) 2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Note 5) VREF = 2.5V, IN+ = IN– = GND VREF = 2.5V, IN+ = IN– = GND (Notes 7, 9) VREF = 2.5V, IN+ = IN– = GND (Notes 8, 9)
● ● ● ● ● ● ●
The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 3)
MIN 140 140 140 110 110 87 120 140 120 120 120 120 120 TYP MAX UNITS dB dB dB dB dB dB dB dB dB dB
ANALOG INPUT AND REFERENCE
SYMBOL IN+ IN– VIN FS LSB REF+ REF– VREF CS(IN+) CS(IN–) CS(VREF) IDC_LEAK(IN+) IDC_LEAK(IN–)
+
The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 3)
PARAMETER Absolute/Common Mode IN+ Voltage (IN+ Corresponds to the Selected Positive Input Channel) Absolute/Common Mode IN– Voltage (IN– Corresponds to the Selected Negative Input Channel) Input Differential Voltage Range (IN+ – IN–) Full Scale of the Differential Input (IN+ – IN–) Least Significant Bit of the Output Code Absolute/Common Mode REF+ Voltage Absolute/Common Mode REF– Voltage Reference Voltage Range (REF+ – REF–) IN+ Sampling Capacitance IN– Sampling Capacitance VREF Sampling Capacitance IN+ DC Leakage Current IN– DC Leakage Current REF+ DC Leakage Current MUX Break-Before-Make MUX Off Isolation VIN = 2VP-P DC to 1.8MHz Sleep Mode, IN+ = GND Sleep Mode, IN– = GND Sleep Mode, REF+ = V
CC
CONDITIONS
MIN GND – 0.3V GND – 0.3V
● ● ● ● ● ●
TYP
MAX VCC + 0.3V VCC + 0.3V +FS
UNITS V V V V
–FS 0.5VREF FS/216 0.1 GND 0.1 11 11 11
VCC + – 0.1V REF VCC
V V V pF pF pF
● ● ● ●
–10 –10 –100 –100
1 1 1 1 50 120
10 10 100 100
nA nA nA nA ns dB
IDC_LEAK(REF ) IDC_LEAK(REF–) REF– DC Leakage Current tOPEN QIRR
Sleep Mode, REF– = GND
2488f
3
LTC2488 DIGITAL INPUTS AND DIGITAL OUTPUTS
SYMBOL VIH VIL VIH VIL IIN IIN CIN CIN VOH VOL VOH VOL IOZ PARAMETER High Level Input Voltage (⎯C⎯S, FO, SDI) ⎯⎯ Low Level Input Voltage (CS, FO, SDI) High Level Input Voltage (SCK) Low Level Input Voltage (SCK) ⎯⎯ Digital Input Current (CS, FO, SDI) Digital Input Current (SCK) ⎯ Digital Input Capacitance (C⎯S, FO, SDI) Digital Input Capacitance (SCK) High Level Output Voltage (SDO) Low Level Output Voltage (SDO) High Level Output Voltage (SCK) Low Level Output Voltage (SCK) Hi-Z Output Leakage (SDO) CONDITIONS 2.7V ≤ VCC ≤ 5.5V 2.7V ≤ VCC ≤ 5.5V 2.7V ≤ VCC ≤ 5.5V (Notes 10, 15) 2.7V ≤ VCC ≤ 5.5V (Notes 10, 15) 0V ≤ VIN ≤ VCC 0V ≤ VIN ≤ VCC (Notes 10, 15) (Notes 10, 15) IO = –800µA IO = 1.6mA IO = –800µA (Notes 10, 17) IO = 1.6mA (Notes 10, 17)
● ● ● ● ● ● ● ● ● ● ●
The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 3)
MIN VCC – 0.5 0.5 VCC – 0.5 0.5 –10 –10 10 10 VCC – 0.5 0.4 VCC – 0.5 0.4 –10 10 10 10 TYP MAX UNITS V V V V µA µA pF pF V V V V µA
POWER REQUIREMENTS
SYMBOL VCC ICC PARAMETER Supply Voltage Supply Current
The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 3)
CONDITIONS
●
MIN 2.7
● ●
TYP 160 1
MAX 5.5 275 2
UNITS V µA µA
Conversion Current (Note 12) Sleep Mode (Note 12)
2488f
4
LTC2488 DIGITAL INPUTS AND DIGITAL OUTPUTS
SYMBOL fEOSC tHEO tLEO tCONV fISCK DISCK fESCK tLESCK tHESCK tDOUT_ISCK tDOUT_ESCK t1 t2 t3 t4 tKQMAX tKQMIN t5 t7 t8 PARAMETER External Oscillator Frequency Range External Oscillator High Period External Oscillator Low Period Conversion Time Internal SCK Frequency Internal SCK Duty Cycle External SCK Frequency Range External SCK Low Period External SCK High Period Internal SCK 24-Bit Data Output Time External SCK 24-Bit Data Output Time ⎯CS↓ to SDO Low ⎯ ⎯C⎯S↑ to SDO High Z ⎯CS↓ to SCK↓ ⎯ ⎯C⎯S↓ to SCK↑ SCK↓ to SDO Valid SDO Hold After SCK↓ ⎯⎯ SCK Set-Up Before CS↓ SDI Setup Before SCK↑ SDI Hold After SCK↑ (Note 5) (Note 5) (Note 5) Internal SCK Mode External SCK Mode Simultaneous 50Hz/60Hz External Oscillator Internal Oscillator (Notes 10, 17) External Oscillator (Notes 10, 11, 15) (Notes 10, 17) (Notes 10, 11, 15) (Notes 10, 11, 15) (Notes 10, 11, 15) Internal Oscillator (Notes 10, 17) External Oscillator (Notes 10, 11, 15)
● ● ● ● ●
The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 3)
CONDITIONS (Note 16)
● ● ● ●
MIN 10 0.125 0.125 144.1
TYP
MAX 4000 100 100
UNITS kHz µs µs ms ms kHz kHz
146.9 41036/fEOSC (in kHz) 38.4 fEOSC/8
149.9
45 125 125 0.61 0.625 192/fEOSC (in kHz) 24/fESCK (in kHz)
55 4000
% kHz ns ns
0.64
ms ms ms ns ns ns ns ns ns ns ns ns
● ● ● ● ● ● ● ● ●
0 0 0 50
200 200 200 200
15 50 100 100
Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: All voltage values are with respect to GND. Note 3: Unless otherwise specified: VCC = 2.7V to 5.5V VREFCM = VREF/2, FS = 0.5VREF VIN = IN+ – IN–, VIN(CM) = (IN+ – IN–)/2, where IN+ and IN– are the selected input channels. Note 4: Use internal conversion clock or external conversion clock source with fEOSC = 307.2kHz unless other wise specified. Note 5: Guaranteed by design, not subject to test. Note 6: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band. Note 7: fEOSC = 256kHz ±2% (external oscillator). Note 8: fEOSC = 307.2kHz ±2% (external oscillator).
Note 9: Simultaneous 50Hz/60Hz (internal oscillator) or fEOSC = 280kHz ±2% (external oscillator). Note 10: The SCK can be configured in external SCK mode or internal SCK mode. In external SCK mode, the SCK pin is used as a digital input and the driving clock is fESCK. In the internal SCK mode, the SCK pin is used as a digital output and the output clock signal during the data output is fISCK. Note 11: The external oscillator is connected to the FO pin. The external oscillator frequency, fEOSC, is expressed in kHz. Note 12: The converter uses its internal oscillator. Note 13: The output noise includes the contribution of the internal calibration operations. VREF ≤ VCC. Note 14: Guaranteed by design and test correlation. Note 15: The converter is in external SCK mode of operation such that the SCK pin is used as a digital input. The frequency of the clock signal driving SCK during the data output is fESCK and is expressed in Hz. Note 16: Refer to Applications Information section for performance vs data rate graphs. Note 17: The converter in internal SCK mode of operation such that the SCK pin is used as a digital output.
2488f
5
LTC2488 TYPICAL PERFORMANCE CHARACTERISTICS
Integral Nonlinearity (VCC = 5V, VREF = 5V)
3 2 INL (ppm OF VREF) 1 0 85°C –1 –2 –3 –2.5 –2 –1.5 –1 –0.5 0 0.5 1 1.5 INPUT VOLTAGE (V) VCC = 5V VREF = 5V VIN(CM) = 2.5V FO = GND –45°C INL (ppm OF VREF) 25°C 3 2 1 0 –1 –2 –3 –1.25
Integral Nonlinearity (VCC = 5V, VREF = 2.5V)
VCC = 5V VREF = 2.5V VIN(CM) = 1.25V FO = GND INL (ppm OF VREF) –45°C, 25°C, 85°C 3 2 1 0 –1 –2
Integral Nonlinearity (VCC = 2.7V, VREF = 2.5V)
VCC = 2.7V VREF = 2.5V VIN(CM) = 1.25V FO = GND –45°C, 25°C, 85°C
2
2.5
–0.75
–0.25 0.25 0.75 INPUT VOLTAGE (V)
1.25
2488 G02
–3 –1.25
–0.75
–0.25 0.25 0.75 INPUT VOLTAGE (V)
1.25
2488 G03
2488 G01
Total Unadjusted Error (VCC = 5V, VREF = 5V)
12 8 TUE (ppm OF VREF) 4 0 –4 –8 –12 –2.5 –2 –1.5 –1 –0.5 0 0.5 1 1.5 INPUT VOLTAGE (V) –45°C VCC = 5V VREF = 5V VIN(CM) = 2.5V FO = GND 12 8 TUE (ppm OF VREF) 4 0 –4 –8
Total Unadjusted Error (VCC = 5V, VREF = 2.5V)
VCC = 5V VREF = 2.5V VIN(CM) = 1.25V FO = GND 12 85°C 25°C 8 TUE (ppm OF VREF) 4 0 –4 –8
Total Unadjusted Error (VCC = 2.7V, VREF = 2.5V)
VCC = 2.7V VREF = 2.5V VIN(CM) = 1.25V FO = GND
25°C
85°C
25°C
85°C
–45°C
–45°C
2
2.5
–12 –1.25
–0.75
–0.25 0.25 0.75 INPUT VOLTAGE (V)
1.25
2488 G05
–12 –1.25
–0.75
–0.25 0.25 0.75 INPUT VOLTAGE (V)
1.25
2488 G06
2488 G04
Offset Error vs VIN(CM)
0.3 0.2 0.1 0 –0.1 –0.2 –0.3 –1 0 1 3 2 VIN(CM) (V) 4 5 6 VCC = 5V VREF = 5V VIN = 0V TA = 25°C 0.3 0.2 0.1 0
Offset Error vs Temperature
VCC = 5V VREF = 5V VIN = 0V FO = GND 0.3 0.2 0.1 0 –0.1 –0.2
Offset Error vs VCC
REF+ = 2.5V REF– = GND VIN = 0V VIN(CM) = GND TA = 25°C
OFFSET ERROR (ppm OF VREF)
OFFSET ERROR (ppm OF VREF)
–0.1 –0.2
OFFSET ERROR (ppm OF VREF)
–0.3 –45 –30 –15
0 15 30 45 60 TEMPERATURE (°C)
75
90
–0.3 2.7
3.1
3.5
3.9 4.3 VCC (V)
4.7
5.1
5.5
2488 G07
2488 G08
2488 G09
2488f
6
LTC2488 TYPICAL PERFORMANCE CHARACTERISTICS
Offset Error vs VREF
0.3 0.2 0.1 0 VCC = 5V REF– = GND VIN = 0V VIN(CM) = GND TA = 25°C 310
On-Chip Oscillator Frequency vs Temperature
310
On-Chip Oscillator Frequency vs VCC
VREF = 2.5V VIN = 0V VIN(CM) = GND FO = GND TA = 25°C
OFFSET ERROR (ppm OF VREF)
308 FREQUENCY (kHz) FREQUENCY (kHz) 90
308
306
306
304 VCC = 4.1V VREF = 2.5V VIN = 0V VIN(CM) = GND FO = GND 0 15 30 45 60 TEMPERATURE (°C) 75
304
–0.1 –0.2
302
302
–0.3 0 1 2 3 VREF (V) 4 5
2488 G10
300 –45 –30 –15
300
2.5
3.0
3.5
4.0 VCC (V)
4.5
5.0
5.5
2488 G12
2488 G11
PSRR vs Frequency at VCC
0 –20 –40 REJECTION (dB) –60 –80 –100 –120 –140 1 10 10k 100k 1k 100 FREQUENCY AT VCC (Hz) 1M VCC = 4.1V DC VREF = 2.5V IN+ = GND IN– = GND FO = GND TA = 25°C 0 –20 –40 REJECTION (dB) –60 –80 –100 –120 –140
PSRR vs Frequency at VCC
VCC = 4.1V DC ±1.4V VREF = 2.5V IN+ = GND IN– = GND FO = GND TA = 25°C 0 –20
PSRR vs Frequency at VCC
VCC = 4.1V DC ±0.7V VREF = 2.5V IN+ = GND IN– = GND –40 FO = GND TA = 25°C
REJECTION (dB)
–60 –80 –100 –120 –140 30600
0 20 40 60 80 100 120 140 160 180 200 220 FREQUENCY AT VCC (Hz)
2488 G14
30650
30700 30750 FREQUENCY AT VCC (Hz)
30800
2488 G15
2488 G13
Conversion Current vs Temperature
200 2.0 FO = GND CS = GND SCK = NC SDO = NC SDI = GND
Sleep Mode Current vs Temperature
FO = GND 1.8 CS = VCC SCK = NC 1.6 SDO = NC 1.4 SDI = GND 1.2 1.0 0.8 0.6 0.4 0.2 150 100 0 15 30 45 60 TEMPERATURE (°C) 75 90 VCC = 2.7V VCC = 5V 500 450 SUPPLY CURRENT (µA)
Conversion Current vs Output Data Rate
VREF = VCC IN+ = GND IN– = GND 400 SCK = NC SDO = NC 350 SDI = GND CS GND F = EXT OSC 300 O TA = 25°C 250 200
CONVERSION CURRENT (µA)
VCC = 5V
SLEEP MODE CURRENT (µA)
180
VCC = 5V
160 VCC = 2.7V
140
VCC = 3V
120
100 –45 –30 –15
0 15 30 45 60 TEMPERATURE (°C)
75
90
0 –45 –30 –15
0
10 20 30 40 50 60 70 80 90 100 OUTPUT DATA RATE (READINGS/SEC)
2488 G18
2488 G16
2488 G17
2488f
7
LTC2488 PIN FUNCTIONS
FO (Pin 1): Frequency Control Pin. Digital input that controls the internal conversion clock rate. When FO is connected to ground, the converter uses its internal oscillator running at 307.2kHz. The conversion clock may also be overridden by driving the FO pin with an external clock in order to change the output rate and the digital filter rejection null. SDI (Pin 2): Serial Data Input. This pin is used to select the input channel. The serial data input is applied under control of the serial clock (SCK) during the data output/input operation. The first conversion following a new input is valid. SCK (Pin 3): Bidirectional, Digital I/O, Clock Pin. In Internal Serial Clock Operation mode, SCK is generated internally and is seen as an output on the SCK pin. In External Serial Clock Operation mode, the digital I/O clock is externally applied to the SCK pin. The Serial Clock operation mode is determined by the logic level applied to the SCK pin at power up and during the most recent falling edge of ⎯C⎯S. ⎯⎯ CS (Pin 4): Active LOW Chip Select. A LOW on this pin enables the digital input/output and wakes up the ADC. Following each conversion, the ADC automatically enters the Sleep mode ⎯⎯ and remains in this low power state as long as CS is HIGH. ⎯⎯ A LOW-to-HIGH transition on CS during the data output aborts the data transfer and starts a new conversion. SDO (Pin 5): Three-State Digital Output. During the data output period, this pin is used as the serial data output. When the chip select pin is HIGH, the SDO pin is in a high impedance state. During the conversion and sleep periods, this pin is used as the conversion status output. When the conversion is in progress this pin is HIGH; once the conversion is complete SDO goes low. The conversion status is monitored by pulling ⎯C⎯S LOW. GND (Pin 6): Ground. Connect this pin to a common ground plane through a low impedance connection. COM (Pin 7): The common negative input (IN–) for all single ended multiplexer configurations. The voltage on CH0 to CH3 and COM pins can have any value between GND – 0.3V to VCC + 0.3V. Within these limits, the two selected inputs (IN+ and IN–) provide a bipolar input range (VIN = IN+ – IN–) from –0.5 • VREF to 0.5 • VREF. Outside this input range, the converter produces unique over-range and under-range output codes. CH0 to CH3 (Pins 8-11): Analog Inputs. May be programmed for single-ended or differential mode. VCC (Pin 12): Positive Supply Voltage. Bypass to GND with a 10µF tantalum capacitor in parallel with a 0.1µF ceramic capacitor as close to the part as possible. REF+ (Pin 13), REF– (Pin 14): Differential Reference Input. The voltage on these pins can have any value between GND and VCC as long as the reference positive input, REF+, remains more positive than the negative reference input, REF–, by at least 0.1V. The differential voltage (VREF = REF+ – REF–) sets the fullscale range for all input channels. Exposed Pad (Pin 15): Ground. This pin is ground and must be soldered to the PCB ground plane. For prototyping purposes, this pin may remain floating.
FUNCTIONAL BLOCK DIAGRAM
VCC GND REF + REF – CH0 CH1 CH2 CH3 COM IN+ MUX IN– AUTOCALIBRATION AND CONTROL INTERNAL OSCILLATOR FO (INT/EXT)
–
+
SERIAL INTERFACE DECIMATING FIR ADDRESS
2488 BD
DIFFERENTIAL 3RD ORDER ∆Σ MODULATOR
SDI SCK SDO CS
Figure 1. Functional Block Diagram
2488f
8
LTC2488 TEST CIRCUITS
VCC 1.69k SDO 1.69k CLOAD = 20pF SDO CLOAD = 20pF
Hi-Z TO VOH VOL TO VOH VOH TO Hi-Z
2488 TC01
Hi-Z TO VOL VOH TO VOL VOL TO Hi-Z
2488 TC02
TIMING DIAGRAMS
Timing Diagram Using Internal SCK (SCK HIGH with ⎯C⎯S↓)
CS t1 SDO Hi-Z t3 SCK t7 SDI SLEEP DATA IN/OUT CONVERSION
2488 TD01
t2 Hi-Z tKQMIN tKQMAX
t8
Timing Diagram Using External SCK (SCK LOW with ⎯C⎯S↓)
CS t1 SDO Hi-Z t5 t4 SCK t7 SDI SLEEP DATA IN/OUT CONVERSION
2488 TD02
t2 Hi-Z tKQMIN tKQMAX
t8
2488f
9
LTC2488 APPLICATIONS INFORMATION
CONVERTER OPERATION Converter Operation Cycle The LTC2488 is a multi-channel, low power, delta-sigma, analog-to-digital converter with an easy-to-use 4-wire interface and automatic differential input current cancellation. Its operation is made up of four states (See Figure 2). The converter’s operating cycle begins with the conversion, followed by the sleep state, and ends with the data input/output cycle. The 4-wire interface consists of serial data output (SDO), serial clock (SCK), chip select (⎯C⎯S) and serial data input (SDI).The interface, timing, operation cycle, and data output format is compatible with Linear’s entire family of SPI ΔΣ converters. Initially, at power up, the LTC2488 performs a conversion. Once the conversion is complete, the device enters the sleep state. While in the sleep state, if ⎯C⎯S is HIGH, power consumption is reduced by two orders of magnitude. The part remains in the sleep state as long as ⎯C⎯S is HIGH. The conversion result is held indefinitely in a static shift register while the part is in the sleep state. Once ⎯C⎯S is pulled LOW, the device powers up, exits the sleep state, and enters the data input/output state. If ⎯C⎯S is brought HIGH before the first rising edge of SCK, the device returns to the sleep state and the power is reduced. If ⎯C⎯S is brought HIGH after the first rising edge of SCK, the
POWER UP IN+= CH0, IN–= CH1
data output cycle is aborted and a new conversion cycle begins. The data output corresponds to the conversion just completed. This result is shifted out on the serial data output pin (SDO) under the control of the serial clock pin (SCK). Data is updated on the falling edge of SCK allowing the user to reliably latch data on the rising edge of SCK (See Figure 3). The channel selection data for the next conversion is also loaded into the device at this time. Data is loaded from the serial data input pin (SDI) on each rising edge of SCK. The data input/output cycle concludes once 24 bits are read out of the ADC or when ⎯C⎯S is brought HIGH. The device automatically initiates a new conversion and the cycle repeats. ⎯⎯ Through timing control of the CS and SCK pins, the LTC2488 offers several flexible modes of operation (internal or external SCK and free-running conversion modes). These various modes do not require programming and do not disturb the cyclic operation described above. These modes of operation are described in detail in the Serial Interface Timing Modes section. Ease of Use The LTC2488 data output has no latency, filter settling delay, or redundant data associated with the conversion cycle. There is a one-to-one correspondence between the conversion and the output data. Therefore, multiplexing multiple analog inputs is straight forward. Each conversion, immediately following a newly selected input, is valid and accurate to the full specifications of the device. The LTC2488 automatically performs offset and full scale calibration every conversion cycle independent of the input channel selected. This calibration is transparent to the user and has no effect on the operation cycle described above. The advantage of continuous calibration is extreme stability of offset and full-scale readings with respect to time, supply voltage variation, input channel, and temperature drift. Easy Drive Input Current Cancellation
CONVERT
SLEEP
CS = LOW AND SCK
CHANNEL SELECT DATA OUTPUT
2488 F02
Figure 2. LTC2488 State Transition Diagram
The LTC2488 combines a high precision, delta-sigma ADC with an automatic, differential, input current cancellation front end. A proprietary front end passive sampling network transparently removes the differential input current. This
2488f
10
LTC2488 APPLICATIONS INFORMATION
enables external RC networks and high impedance sensors to directly interface to the LTC2488 without external amplifiers. The remaining common mode input current is eliminated by either balancing the differential input impedances or setting the common mode input equal to the common mode reference (see Automatic Differential Input Current Cancellation Section). This unique architecture does not require on-chip buffers, thereby enabling signals to swing beyond ground and VCC. Moreover, the cancellation does not interfere with the transparent offset and full-scale auto-calibration and the absolute accuracy (full scale + offset + linearity + drift) is maintained even with external RC networks. Power-Up Sequence The LTC2488 automatically enters an internal reset state when the power supply voltage VCC drops below approximately 2V. This feature guarantees the integrity of the conversion result, input channel selection, and serial clock mode. When VCC rises above this threshold, the converter creates an internal power-on-reset (POR) signal with a duration of approximately 4ms. The POR signal clears all internal registers. The conversion immediately following a POR cycle is performed on the input channel IN+ = CH0, IN– = CH1. The first conversion following a POR cycle is accurate within the specification of the device if the power supply voltage is restored to (2.7V to 5.5V) before the end of the POR interval. A new input channel can be programmed into the device during this first data input/output cycle. Reference Voltage Range This converter accepts a truly differential external reference voltage. The absolute/common mode voltage range for REF+ and REF– pins covers the entire operating range of the device (GND to VCC). For correct converter operation, VREF must be positive (REF+ > REF–). The LTC2488 differential reference input range is 0.1V to VCC. For the simplest operation, REF+ can be shorted to VCC and REF– can be shorted to GND. The converter output noise is determined by the thermal noise of the front end circuits. Since the transition noise is well below 1LSB (0.02LSB), a decrease in reference voltage will proportionally improve the converter resolution and improve INL. Input Voltage Range The analog inputs are truly differential with an absolute, common mode range for the CH0 to CH3 and COM input pins extending from GND – 0.3V to VCC + 0.3V. Outside these limits, the ESD protection devices begin to turn on and the errors due to input leakage current increase rapidly. Within these limits, the LTC2488 converts the bipolar differential input signal VIN = IN+ – IN– (where IN+ and IN– are the selected input channels), from –FS = –0.5 • VREF to +FS = 0.5 • VREF where VREF = REF+ – REF–. Outside this range, the converter indicates the overrange or the underrange condition using distinct output codes (see Table 1). Signals applied to the input (CH0 to CH3, COM) may extend 300mV below ground and above VCC. In order to limit any fault current, resistors of up to 5k may be added in series with the input. The effect of series resistance on the converter accuracy can be evaluated from the curves presented in the Input Current/Reference Current sections. In addition, series resistors will introduce a temperature dependent error due to input leakage current. A 1nA input leakage current will develop a 1ppm offset error on a 5k resistor if VREF = 5V. This error has a very strong temperature dependency. SERIAL INTERFACE PINS The LTC2488 transmits the conversion result, reads the input channel selection, and receives a start of conversion command through a synchronous 3- or 4-wire interface. During the conversion and sleep states, this interface can be used to access the converter status. During the data output state, it is used to read the conversion result and program the input channel. Serial Clock Input/Output (SCK) The serial clock pin (SCK) is used to synchronize the data input/output transfer. Each bit is shifted out of the SDO pin on the falling edge of SCK and data is shifted into the SDI pin on the rising edge of SCK.
2488f
11
LTC2488 APPLICATIONS INFORMATION
The serial clock pin (SCK) can be configured as either a master (SCK is an output generated internally) or a slave (SCK is an input and applied externally). Master mode (Internal SCK) is selected by simply floating the SCK pin. Slave mode (External SCK) is selected by driving SCK low during power up and each falling edge of ⎯C⎯S. Specific details of these SCK modes are described in the Serial Interface Timing Modes section. Serial Data Output (SDO) The serial data output pin (SDO) provides the result of the last conversion as a serial bit stream (MSB first) during the data output state. In addition, the SDO pin is used as an end of conversion indicator during the conversion and sleep states. When ⎯C⎯S is HIGH, the SDO driver is switched to a high impedance state in order to share the data output line with other devices. If ⎯C⎯S is brought LOW during the conversion phase, the ⎯E⎯O⎯C bit (SDO pin) will be driven HIGH. Once the conversion is complete, if ⎯C⎯S is brought LOW, ⎯E⎯O⎯C will be driven LOW indicating the conversion is complete and the result is ready to be shifted out of the device. Chip Select (⎯C⎯S) The active low ⎯C⎯S pin is used to test the conversion status, enable I/O data transfer, initiate a new conversion, control the duration of the sleep state, and set the SCK mode. At the conclusion of a conversion cycle, while ⎯C⎯S is HIGH, the device remains in a low power sleep state where the supply current is reduced several orders of magnitude. In order to exit the sleep state and enter the data output state, ⎯C⎯S must be pulled low. Data is now shifted out the SDO pin under control of the SCK pin as described previously. A new conversion cycle is initiated either at the conclusion of the data output cycle (all 24 data bits read) or by pulling ⎯C⎯S HIGH any time between the first and 24th rising edges of the serial clock (SCK). In this case, the data output is aborted and a new conversion begins. Serial Data Input (SDI) The serial data input (SDI) is used to select the input channel. Data is shifted into the device during the data output/input state on the rising edge of SCK while ⎯C⎯S is low. OUTPUT DATA FORMAT The LTC2488 serial output stream is 24 bits long. The first bit indicates the conversion status, the second bit is always zero, and the third bit conveys sign information. The next 17 bits are the conversion result, MSB first. The remaining 4 bits are always LOW. Bit 23 (first output bit) is the end of conversion (⎯E⎯O⎯C) indicator. This bit is available on the SDO pin during the conversion and sleep states whenever ⎯C⎯S is LOW. This bit is HIGH during the conversion cycle, goes LOW once the conversion is complete, and is HIGH-Z when ⎯C⎯S is HIGH. Bit 22 (second output bit) is a dummy bit (DMY) and is always LOW. Bit 21 (third output bit) is the conversion result sign indicator (SIG). If the selected input (VIN = IN+ – IN–) is greater than or equal to 0V, this bit is HIGH. If VIN < 0, this bit is LOW. Bit 20 (fourth output bit) is the most significant bit (MSB) of the result. This bit in conjunction with Bit 21 also provides underrange and overrange indication. If both Bit 21 and Bit 20 are HIGH, the differential input voltage is above +FS. If both Bit 21 and Bit 20 are LOW, the differential input voltage is below –FS. The function of these bits is summarized in Table 1.
Table 1. LTC2488 Status Bits
Input Range VIN ≥ 0.5 • VREF 0V ≤ VIN < 0.5 • VREF –0.5 • VREF ≤ VIN < 0V VIN < –0.5 • VREF Bit 23 ⎯E⎯O⎯C 0 0 0 0 Bit 22 DMY 0 0 0 0 Bit 21 SIG 1 1 0 0 Bit 20 MSB 1 0 1 0
Bits 20 to 4 are the 16-bit plus sign conversion result MSB first. Bit 4 is the least significant bit (LSB16). Bits 3 to 0 are always LOW.
2488f
12
LTC2488 APPLICATIONS INFORMATION
Data is shifted out of the SDO pin under control of the serial clock (SCK) (see Figure 3). Whenever ⎯C⎯S is HIGH, SDO remains high impedance and SCK is ignored. In order to shift the conversion result out of the device, ⎯C⎯S must first be driven LOW. ⎯E⎯O⎯C is seen at the SDO pin of the device once ⎯C⎯S is pulled LOW. ⎯E⎯O⎯C changes in real time as a function of the internal oscillator or the clock applied to the fO pin from HIGH to LOW at the completion of a conversion. This signal may be used as an interrupt for an external microcontroller. Bit 23 (⎯E⎯O⎯C) can be captured on the first rising edge of SCK. Bit 22 is shifted out of the device on the first falling edge of SCK. The final data bit (Bit 0) is shifted out on the on the falling edge of the 23rd SCK and may be latched on the rising edge of the 24th SCK pulse. On the falling edge of the 24th SCK pulse, SDO goes HIGH indicating the initiation of a new conversion cycle.
CS
This bit serves as ⎯E⎯O⎯C (Bit 23) for the next conversion cycle. Table 2 summarizes the output data format. As long as the voltage on the IN+ and IN– pins remains between –0.3V and VCC + 0.3V (absolute maximum operating range) a conversion result is generated for any differential input voltage VIN from –FS = –0.5 • VREF to +FS = 0.5 • VREF. For differential input voltages greater than +FS, the conversion result is clamped to the value corresponding to +FS + 1LSB. For differential input voltages below –FS, the conversion result is clamped to the value –FS – 1LSB. INPUT DATA FORMAT The LTC2488 serial input word is 8 bits long. The input bits (SGL, ODD, A2, A1, A0) are used to select the input channel.
1 SCK (EXTERNAL)
2
3
4
5
6
7
8
9
10
11
12
13
14
24
SDI
DON'T CARE
1
0
EN
SGL
ODD
A2
A1
A0
DON'T CARE
SDO
EOC
“0”
SIG
MSB BIT 9 BIT 0
BIT 23 BIT 22 BIT 21 BIT 20 BIT 19 BIT 18 BIT 17 BIT 16 BIT 15 BIT 14 BIT 13 BIT 12 BIT 11 BIT 10 CONVERSION SLEEP DATA INPUT/OUTPUT
2488 F03
Figure 3. Channel Selection and Data Output Timing Table 2. Output Data Format
Differential Input Voltage VIN* VIN* ≥ 0.5 • VREF** 0.5 • VREF** – 1LSB 0.25 • VREF** 0.25 • VREF** – 1LSB 0 –1LSB –0.25 • VREF** –0.25 • VREF** – 1LSB –0.5 • VREF** VIN* < –0.5 • VREF**
*The differential input voltage VIN
Bit 23 ⎯E⎯O⎯C 0 0 0 0 0 0 0 0 0 0
Bit 22 DMY 0 0 0 0 0 0 0 0 0 0
Bit 21 SIG 1 1 1 1 1 0 0 0 0 0
REF
Bit 20 MSB 1 0 0 0 0 1 1 1 1 0
Bit 19 0 1 1 0 0 1 1 0 0 1
Bit 18 0 1 0 1 0 1 0 1 0 1
Bit 17 0 1 0 1 0 1 0 1 0 1
… … … … … … … … … … …
Bit 4 LSB 0 1 0 1 0 1 0 1 0 1
Bits 3 to 0 Always 0 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000
2488f
= IN+ – IN–. **The differential reference voltage V
= REF+ – REF–.
13
LTC2488 APPLICATIONS INFORMATION
After power up, the device initiates an internal reset cycle which sets the input channel to CH0 to CH1 (IN+ = CH0, IN– = CH1). The first conversion automatically begins at power up using this default input channel. Once the conversion is complete, a new word may be written into the device. The first three bits of the input word consist of two preamble bits and one enable bit. These three bits are used to enable the input channel selection. Valid settings for these three bits are 000, 100, and 101. Other combinations should be avoided. If the first three bits are 000 or 100, the following data is ignored (don’t care) and the previously selected input channel remains valid for the next conversion. If the first three bits shifted into the device are 101, then the next five bits select the input channel for the next conversion cycle (see Table 3). The first input bit (SGL) following the 101 sequence determines if the input selection is differential (SGL =
Table 3 Channel Selection
MUX ADDRESS SGL *0 0 0 0 1 1 1 1 ODD/ SIGN 0 0 1 1 0 0 1 1 A2 0 0 0 0 0 0 0 0 A1 0 0 0 0 0 0 0 0 A0 0 1 0 1 0 1 0 1 IN+ IN+ IN+ IN+ IN– IN+ IN– IN+ IN– IN– IN– IN– 0 IN+ CHANNEL SELECTION 1 IN– IN+ IN– 2 3 COM
0) or single-ended (SGL = 1). For SGL = 0, two adjacent channels can be selected to form a differential input. For SGL = 1, one of four channels is selected as the positive input. The negative input is COM for all single ended operations. The remaining four bits (ODD, A2, A1, A0) determine which channel(s) is/are selected and the polarity (for a differential input). SERIAL INTERFACE TIMING MODES The LTC2488’s 4-wire interface is SPI and MICROWIRE compatible. This interface offers several flexible modes of operation. These include internal/external serial clock, 3- or 4-wire I/O, single cycle or continuous conversion. The following sections describe each of these timing modes in detail. In all cases, the converter can use the internal oscillator (FO = LOW) or an external oscillator connected to the FO pin. For each mode, the operating cycle, data input format, data output format, and performance remain the same. Refer to Table 4 for a summary.
*Default at power up
Table 4. Serial Interface Timing Modes
CONFIGURATION External SCK, Single Cycle Conversion External SCK, 3-Wire I/O Internal SCK, Single Cycle Conversion Internal SCK, 3-Wire I/O, Continuous Conversion SCK CONVERSION DATA OUTPUT CONNECTION AND SOURCE CYCLE CONTROL CONTROL WAVEFORMS ⎯⎯ ⎯C⎯S and SCK CS and SCK Figures 4, 5 External External Internal Internal SCK ⎯CS↓ ⎯ Continuous SCK ⎯C⎯S↓ Internal Figure 6 Figures 7, 8 Figure 9
2488f
14
LTC2488 APPLICATIONS INFORMATION
External Serial Clock, Single Cycle Operation This timing mode uses an external serial clock to shift out the conversion result and ⎯C⎯S to monitor and control the state of the conversion cycle (see Figure 4). The external serial clock mode is selected during the powerup sequence and on each falling edge of ⎯C⎯S. In order to enter and remain in the external SCK mode of operation, SCK must be driven LOW both at power up and on each ⎯C⎯S falling edge. If SCK is HIGH on the falling edge of ⎯C⎯S, the device will switch to the internal SCK mode. The serial data output pin (SDO) is Hi-Z as long as ⎯C⎯S is HIGH. At any time during the conversion cycle, ⎯C⎯S may be pulled LOW in order to monitor the state of the converter. While ⎯C⎯S is LOW, ⎯E⎯O⎯C is output to the SDO pin. ⎯E⎯O⎯C = 1 while a conversion is in progress and ⎯E⎯O⎯C = 0 if the conversion is complete and the device is in the sleep state. Independent of ⎯C⎯S, the device automatically enters the sleep state once the conversion is complete; however, in order to reduce the power, ⎯C⎯S must be HIGH. When the device is in the sleep state, its conversion result is held in an internal static shift register. The device remains in the sleep state until the first rising edge of SCK is seen while ⎯C⎯S is LOW. The input data is then shifted in via the SDI pin on each rising edge of SCK (including the first rising edge). The channel selection will be used for the following conversion cycle. If the input channel is changed during this I/O cycle, the new settings take effect on the conversion cycle following the data input/output cycle. The output data is shifted out the SDO pin on each falling edge of SCK. This enables external circuitry to latch the output on the rising edge of SCK. ⎯E⎯O⎯C can be latched on the first rising edge of SCK and the last bit of the conversion result can be latched on the 24th rising edge of SCK. On the 24th falling edge of SCK, the device begins a new conversion and SDO goes HIGH (⎯E⎯O⎯C = 1) indicating a conversion is in progress. At the conclusion of the data cycle, ⎯C⎯S may remain LOW and ⎯E⎯O⎯C monitored as an end-of-conversion interrupt. Typically, ⎯C⎯S remains LOW during the data output/input
2.7V TO 5.5V 12 10µF REFERENCE VOLTAGE 0.1V TO VCC 13 14 8 9 ANALOG INPUTS 10 11 7 VCC LTC2488 REF + REF – CH0 CH1 CH2 CH3 COM GND 6 CS SDO 5 4 SDI SCK 2 3 4-WIRE SPI INTERFACE FO 1 = EXTERNAL OSCILLATOR = INTERNAL OSCILLATOR
0.1µF
CS 1 SCK (EXTERNAL) 2 3 4 5 6 7 8 9 19 20 21 22 23 24
SDI
DON'T CARE
1
0
EN
SGL
ODD
A2
A1
A0
DON'T CARE
SDO
EOC
“0”
SIG
MSB
LSB BIT 4 BIT 3 BIT 2 BIT 1 BIT 0
Hi-Z
BIT 23 BIT 22 BIT 21 BIT 20 BIT 19 BIT 18 BIT 17 BIT 16 BIT 15 CONVERSION SLEEP DATA INPUT/OUTPUT
CONVERSION
2488 F04
Figure 4. External Serial Clock, Single Cycle Operation
2488f
15
LTC2488 APPLICATIONS INFORMATION
state. However, the data output state may be aborted by pulling ⎯C⎯S HIGH any time between the 1st falling edge and the 24th falling edge of SCK (see Figure 5). On the rising edge of ⎯C⎯S, the device aborts the data output state and immediately initiates a new conversion. In order to program a new input channel, 8 SCK clock pulses are required. If the data output sequence is aborted prior to the 8th falling edge of SCK, the new input data is ignored and the previously selected input channel remains valid. If the rising edge of ⎯C⎯S occurs after the 8th falling edge of SCK, the new input channel is loaded and valid for the next conversion cycle. External Serial Clock, 3-Wire I/O This timing mode uses a 3-wire serial I/O interface. The conversion result is shifted out of the device by an externally generated serial clock (SCK) signal (see Figure 6). ⎯C⎯S is permanently tied to ground, simplifying the user interface or isolation barrier. The external serial clock mode is selected at the end of the power-on reset (POR) cycle. The POR cycle typically concludes 4ms after VCC exceeds 2V. The level applied to SCK at this time determines if SCK is internally generated or externally applied. In order to enter the external SCK mode, SCK must be driven LOW prior to the end of the POR cycle. Since ⎯C⎯S is tied LOW, the end-of-conversion (⎯E⎯O⎯C) can be continuously monitored at the SDO pin during the convert and sleep states. ⎯E⎯O⎯C may be used as an interrupt to an external controller. ⎯E⎯O⎯C = 1 while the conversion is in progress and ⎯E⎯O⎯C = 0 once the conversion is complete. On the falling edge of ⎯E⎯O⎯C, the conversion result is loading into an internal static shift register. The output data can now be shifted out the SDO pin under control of the externally applied SCK signal. Data is updated on the falling edge of SCK. The input data is shifted into the device through the SDI pin on the rising edge of SCK. On the 24th falling edge of SCK, SDO goes HIGH, indicating a new conversion has begun. This data now serves as ⎯E⎯O⎯C for the next conversion.
2.7V TO 5.5V 12 10µF REFERENCE VOLTAGE 0.1V TO VCC 13 14 8 9 ANALOG INPUTS 10 11 7 VCC LTC2488 REF + REF – CH0 CH1 CH2 CH3 COM GND 6 CS SDO 5 4 SDI SCK 2 3 4-WIRE SPI INTERFACE FO 1 = EXTERNAL OSCILLATOR = INTERNAL OSCILLATOR
0.1µF
CS 1 SCK (EXTERNAL) 2 3 4 5 6 7 8
SDI
DON'T CARE
1
0
EN
SGL
ODD
A2
A1
A0
DON'T CARE
SDO
EOC
“0”
SIG
MSB BIT 15
Hi-Z
BIT 23 BIT 22 BIT 21 BIT 20 BIT 19 BIT 18 BIT 17 BIT 16 CONVERSION SLEEP DATA INPUT/OUTPUT
CONVERSION
SLEEP
2488 F05
Figure 5. External Serial Clock, Reduced Output Data Length and Valid Channel Selection
2488f
16
LTC2488 APPLICATIONS INFORMATION
2.7V TO 5.5V 12 10µF REFERENCE VOLTAGE 0.1V TO VCC 13 14 8 9 ANALOG INPUTS 10 11 7 VCC LTC2488 REF + REF – CH0 CH1 CH2 CH3 COM GND 6 SDO CS 5 4 SDI SCK 2 3 3-WIRE SPI INTERFACE FO 1 = EXTERNAL OSCILLATOR = INTERNAL OSCILLATOR
0.1µF
CS 1 SCK (EXTERNAL) 2 3 4 5 6 7 8 9 19 20 21 22 23 24
SDI
DON'T CARE
1
0
EN
SGL
ODD
A2
A1
A0
DON'T CARE
SDO
EOC
“0”
SIG
MSB
LSB BIT 4 BIT 3 BIT 2 BIT 1 BIT 0 CONVERSION
2488 F06
BIT 23 BIT 22 BIT 21 BIT 20 BIT 19 BIT 18 BIT 17 BIT 16 BIT 15 CONVERSION SLEEP DATA INPUT/OUTPUT
Figure 6. External Serial Clock, 3-Wire Operation (⎯C⎯S = 0)
Internal Serial Clock, Single Cycle Operation This timing mode uses the internal serial clock to shift out the conversion result and ⎯C⎯S to monitor and control the state of the conversion cycle (see Figure 7). In order to select the internal serial clock timing mode, the serial clock pin (SCK) must be floating or pulled HIGH before the conclusion of the POR cycle and prior to each ⎯⎯ falling edge of CS. An internal weak pull-up resistor is active on the SCK pin during the falling edge of ⎯C⎯S; therefore, the internal SCK mode is automatically selected if SCK is not externally driven. The serial data output pin (SDO) is Hi-Z as long as ⎯C⎯S is HIGH. At any time during the conversion cycle, ⎯C⎯S may be pulled low in order to monitor the state of the converter. Once ⎯C⎯S is pulled LOW, SCK goes LOW and ⎯E⎯O⎯C is output to the SDO pin. ⎯E⎯O⎯C = 1 while the conversion is in progress and ⎯E⎯O⎯C = 0 if the device is in the sleep state. ⎯⎯⎯ ⎯⎯⎯ When testing EOC, if the conversion is complete (EOC = 0), the device will exit sleep state. In order to return to the ⎯⎯ sleep state and reduce the power consumption, CS must be
pulled HIGH before the device pulls SCK HIGH. When the device is using its own internal oscillator (FO is tied LOW), the first rising edge of SCK occurs 12µs (tEOCTEST = 12µs) ⎯⎯ after the falling edge of CS. If FO is driven by an external oscillator of frequency fEOSC, then tEOCTEST = 3.6/fEOSC. If ⎯C⎯S remains LOW longer than tEOCTEST, the first rising edge of SCK will occur and the conversion result is shifted out the SDO pin on the falling edge of SCK. The serial input word (SDI) is shifted into the device on the rising edge of SCK. After the 24th rising edge of SCK a new conversion automatically begins. SDO goes HIGH (⎯E⎯O⎯C = 1) and SCK remains HIGH for the duration of the conversion cycle. Once the conversion is complete, the cycle repeats. Typically, ⎯C⎯S remains LOW during the data output state. However, the data output state may be aborted by pulling ⎯C⎯S HIGH any time between the 1st rising edge and the 24th falling edge of SCK (see Figure 8). On the rising edge of ⎯C⎯S, the device aborts the data output state and immediately initiates a new conversion. In order to program a new input channel, 8 SCK clock pulses are
2488f
17
LTC2488 APPLICATIONS INFORMATION
2.7V TO 5.5V 12 10µF REFERENCE VOLTAGE 0.1V TO VCC 13 14 8 9 ANALOG INPUTS 10 11 7 1µF
Figure 16. Input Normal Mode Rejection at DC
2488f
23
LTC2488 APPLICATIONS INFORMATION
0 INPUT NORMAL MODE REJECTION (dB) –10 –20 –30 –40 –50 –60 –70 –80 –90 –100 –110 –120 250fN 252fN 254fN 256fN 258fN 260fN 262fN INPUT SIGNAL FREQUENCY (Hz)
2488 F17
proprietary architecture used for the LTC2488 third order modulator resolves this problem and guarantees stability with input signals 150% of full-scale. In many industrial applications, it is not uncommon to have microvolt level signals superimposed over unwanted error sources with several volts of peak-to-peak noise. Figure 19 shows measurement results for the rejection of a 7.5V peak-to-peak noise source (150% of full scale) applied to the LTC2488. From this curve, it is shown that the rejection performance is maintained even in extremely noisy environments. Output Data Rate When using its internal oscillator, the LTC2488 produces up to 6.9 samples per second (sps) with a notch frequency of 55Hz. The actual output data rate depends upon the length of the sleep and data output cycles which are controlled by the user and can be made insignificantly short. When operating with an external conversion clock (FO connected to an external oscillator), the LTC2488 output data rate can be increased. The duration of the conversion cycle is 41036/fEOSC. If fEOSC = 307.2kHz, the converter behaves as if the internal oscillator is used. An increase in fEOSC over the nominal 307.2kHz will translate into a proportional increase in the maximum output data rate (up to a maximum of 100sps). The increase in output rate leads to degradation in offset, full-scale error, and effective resolution as well as a shift in frequency rejection. A change in fEOSC results in a proportional change in the internal notch position. This leads to reduced differential mode rejection of line frequencies. The common mode rejection of line frequencies remains unchanged, thus fully differential input signals with a high degree of symmetry on both the IN+ and IN– pins will continue to reject line frequency noise. An increase in fEOSC also increases the effective dynamic input and reference current. External RC networks will continue to have zero differential input current, but the time required for complete settling (580ns for fEOSC = 307.2kHz) is reduced, proportionally. Once the external oscillator frequency is increased above 1MHz (a more than 3x increase in output rate) the effective2488f
Figure 17. Input Normal Mode Rejection at fS = 256 • fN
0 NORMAL MODE REJECTION (dB) –20 –40 – 60 –80 –100 –120 VIN(P-P) = 5V VIN(P-P) = 7.5V (150% OF FULL SCALE)
VCC = 5V VREF = 5V VIN(CM) = 2.5V TA = 25°C
0
12.5 25 37.5 50 62.5 75 87.5 100 112.5 125 137.5 150 162.5 175 187.5 200 INPUT FREQUENCY (Hz)
2488 F18
Figure 18. Input Normal Mode Rejection vs Input Frequency with Input Perturbation of 100% (50Hz/60Hz Notch)
0 NORMAL MODE REJECTION (dB) –20 –40 – 60 –80 –100 –120 MEASURED DATA CALCULATED DATA
VCC = 5V VREF = 5V VIN(CM) = 2.5V VIN(P-P) = 5V TA = 25°C
0
12.5 25 37.5 50 62.5 75 87.5 100 112.5 125 137.5 150 162.5 175 187.5 200 INPUT FREQUENCY (Hz)
2488 F19
Figure 19. Measure Input Normal Mode Rejection vs Input Frequency with Input Perturbation of 150% (60Hz Notch)
24
LTC2488 APPLICATIONS INFORMATION
ness of internal auto calibration circuits begins to degrade. This results in larger offset errors, full scale errors, and decreased resolution (see Figures 20 to 27). Easy Drive ADCs Simplify Measurement of High Impedance Sensors Delta-Sigma ADCs, with their high accuracy and high noise immunity, are ideal for directly measuring many types of sensors. Nevertheless, input sampling currents can overwhelm high source impedances or low-bandwidth, micropower signal conditioning circuits. The LTC2488 solves this problem by balancing the input currents, thus simplifying or eliminating the need for signal conditioning circuits. A common application for a delta-sigma ADC is thermistor measurement. Figure 28 shows two examples of thermistor digitization benefiting from the Easy Drive technology. The first circuit (applied to input channels CH0 and CH1) uses balanced reference resistors in order to balance the common mode input/reference voltage and balance the differential input source resistance. If reference resistors R1 and R4 are exactly equal, the input current is zero and no errors result. If these resistors have a 1% tolerance, the maximum error in measured resistance is 1.6Ω due to a shift in common mode voltage; far less than the 1% error of the reference resistors themselves. No amplifier is required, making this an ideal solution in micropower applications. Easy Drive also enables very low power, low bandwidth amplifiers to drive the input to the LTC2488. As shown in Figure 28, CH2 is driven by the LT1494. The LT1494 has excellent DC specs for an amplifier with 1.5µA supply current (the maximum offset voltage is 150µV and the open loop gain is 100,000). Its 2kHz bandwidth makes it unsuitable for driving conventional delta sigma ADCs. Adding a 1kΩ, 0.1µF filter solves this problem by providing a charge reservoir that supplies the LTC2488 instantaneous current, while the 1k resistor isolates the capacitive load from the LT1494. Conventional delta sigma ADCs input sampling current lead to DC errors as a result of incomplete settling in the external RC network. The Easy Drive technology cancels the differential input current. By balancing the negative input (CH3) with a 1kΩ, 0.1µF network errors due to the common mode input current are cancelled.
2488f
25
LTC2488 APPLICATIONS INFORMATION
50 40 30 20 10 0 TA = 25°C –10 0 10 20 30 40 50 60 70 80 90 100 OUTPUT DATA RATE (READINGS/SEC)
2488 F20
OFFSET ERROR (ppm OF VREF)
+FS ERROR (ppm OF VREF)
2500 TA = 85°C 2000 1500 1000 500 0 0 10 20 30 40 50 60 70 80 90 100 OUTPUT DATA RATE (READINGS/SEC)
2488 F21
–FS ERROR (ppm OF VREF)
VIN(CM) = VREF(CM) VCC = VREF = 5V VIN = 0V FO = EXT CLOCK TA = 85°C
3500 3000
VIN(CM) = VREF(CM) VCC = VREF = 5V FO = EXT CLOCK
0 –500 –1000 TA = 25°C TA = 85°C –2000
–1500
TA = 25°C
–2500 –3000 VIN(CM) = VREF(CM) VCC = VREF = 5V FO = EXT CLOCK 0 10 20 30 40 50 60 70 80 90 100 OUTPUT DATA RATE (READINGS/SEC)
2488 F22
–3500
Figure 20. Offset Error vs Output Data Rate and Temperature
18 18
Figure 21. +FS Error vs Output Data Rate and Temperature
Figure 22.–FS Error vs Output Data Rate and Temperature
20
RESOLUTION (BITS)
16 RESOLUTION (BITS)
16 TA = 85°C 14
TA = 25°C
OFFSET ERROR (ppm OF VREF)
VIN(CM) = VREF(CM) VIN = 0V 15 FO = EXT CLOCK TA = 25°C 10 VCC = VREF = 5V 5 0 –5 VCC = 5V, VREF = 2.5V
14
TA = 25°C, 85°C VIN(CM) = VREF(CM) VCC = VREF = 5V VIN = 0V FO = EXT CLOCK RES = LOG 2 (VREF/NOISERMS) 0 10 20 30 40 50 60 70 80 90 100 OUTPUT DATA RATE (READINGS/SEC)
2488 F23
12
10
12 VIN(CM) = VREF(CM) VCC = VREF = 5V FO = EXT CLOCK RES = LOG 2 (VREF/INLMAX) 10 0 10 20 30 40 50 60 70 80 90 100 OUTPUT DATA RATE (READINGS/SEC)
2488 F24
–10 0 10 20 30 40 50 60 70 80 90 100 OUTPUT DATA RATE (READINGS/SEC)
2488 F25
Figure 23. Resolution (NoiseRMS ≤ 1LSB) vs Output Data Rate and Temperature
18
Figure 24. Resolution (INLMAX ≤ 1LSB) vs Output Data Rate and Temperature
18
Figure 25. Offset Error vs Output Data Rate and Reference Voltage
RESOLUTION (BITS)
16 VCC = 5V, VREF = 5V, 2.5V 14 RESOLUTION (BITS)
16 VCC = 5V, VREF = 2.5V 14
VCC = VREF = 5V
VIN(CM) = VREF(CM) 12 VIN = 0V FO = EXT CLOCK TA = 25°C RES = LOG 2 (VREF/NOISERMS) 10 0 10 20 30 40 50 60 70 80 90 100 OUTPUT DATA RATE (READINGS/SEC)
2488 F26
VIN(CM) = VREF(CM) VIN = 0V 12 REF– = GND FO = EXT CLOCK TA = 25°C RES = LOG 2 (VREF/INLMAX) 10 0 10 20 30 40 50 60 70 80 90 100 OUTPUT DATA RATE (READINGS/SEC)
2488 F27
Figure 26. Resolution (NoiseRMS ≤ 1LSB) vs Output Data Rate and Reference Voltage
Figure 27. Resolution (INLMAX ≤ 1LSB) vs Output Data Rate and Reference Voltage
2488f
26
LTC2488 PACKAGE DESCRIPTION
DE Package 14-Lead Plastic DFN (4mm × 3mm)
(Reference LTC DWG # 05-08-1708 Rev A)
0.70 ± 0.05 3.60 ± 0.05
1.70 ± 0.05 2.20 ± 0.05 (2 SIDES) PACKAGE OUTLINE 0.25 ± 0.05 0.50 BSC 3.30 ± 0.05 (2 SIDES) RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS 4.00 ± 0.10 (2 SIDES) R = 0.05 TYP R = 0.115 TYP 8 14 0.40 ± 0.10
3.00 ± 0.10 (2 SIDES) PIN 1 TOP MARK (SEE NOTE 6)
1.70 ± 0.05 (2 SIDES)
PIN 1 NOTCH R = 0.20 OR 0.35 × 45° CHAMFER
(DE14) DFN 0905 REV A
7 0.200 REF 0.75 ± 0.05 3.30 ± 0.05 (2 SIDES)
1 0.25 ± 0.05 0.50 BSC
0.00 – 0.05
BOTTOM VIEW—EXPOSED PAD NOTE: 1. DRAWING PROPOSED TO BE MADE VARIATION OF VERSION (WGED-3) IN JEDEC PACKAGE OUTLINE MO-229 2. DRAWING NOT TO SCALE 3. ALL DIMENSIONS ARE IN MILLIMETERS 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE 5. EXPOSED PAD SHALL BE SOLDER PLATED 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE
2488f
Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.
27
LTC2488 TYPICAL APPLICATION
5V R1 51.1k C4 0.1µF IIN+ = 0 R3 10k TO 100k 10µF 13 0.1µF C3 0.1µF 5V 102k 5V R4 51.1k IIN– = 0 14 8 9 10 11 1k LT1494 0.1µF 1k 0.1µF 7 5V 12 VCC LTC2492 REF + REF– CH0 CH1 CH2 CH3 COM GND
2488 F28
FO
1
= EXTERNAL OSCILLATOR = INTERNAL OSCILLATOR
SDI SCK 5
2 3 3-WIRE SPI INTERFACE
SDO CS
4
+
0.1µF 10k TO 100k
6
–
Figure 28. Easy Drive ADCs Simplify Measurement of High Impedance Sensors
RELATED PARTS
PART NUMBER LT1236A-5 LT1460 LT1790 LTC2400 LTC2410 DESCRIPTION Precision Bandgap Reference, 5V Micropower Series Reference Micropower SOT-23 Low Dropout Reference Family 24-Bit, No Latency ΔΣ ADC in SO-8 24-Bit, No Latency ΔΣ ADC with Differential Inputs COMMENTS 0.05% Max Initial Accuracy, 5ppm/°C Drift 0.075% Max Initial Accuracy, 10ppm/°C Max Drift 0.05% Max Initial Accuracy, 10ppm/°C Max Drift 0.3ppm Noise, 4ppm INL, 10ppm Total Unadjusted Error, 200µA 0.8µVRMS Noise, 2ppm INL 1.45µVRMS Noise, 4ppm INL, Simultaneous 50Hz/60Hz Rejection (LTC2411-1) Simultaneous 50Hz/60Hz Rejection, 800nVRMS Noise 3.5kHz Output Rate, 200nV Noise, 24.6 ENOBs 8kHz Output Rate, 220nV Noise, Simultaneous 50Hz/60Hz Rejection 8kHz Output Rate, 200nV Noise, Simultaneous 50Hz/60Hz Rejection Pin Compatible with 16-Bit and 24-Bit Versions Pin Compatible with 16-Bit and 24-Bit Versions Pin Compatible with LTC2488 Timing Compatible with LTC2492 8kHz Output Rate, Variable Speed Resolution
LTC2411/LTC2411-1 24-Bit, No Latency ΔΣ ADCs with Differential Inputs in MSOP LTC2413 LTC2440 LTC2442 LTC2449 LTC2480/LTC2482/ LTC2484 LTC2481/LTC2483/ LTC2485 LTC2492 LTC2496/LTC2498 LTC2449 24-Bit, No Latency ΔΣ ADC with Differential Inputs High Speed, Low Noise 24-Bit ΔΣ ADC 24-Bit, High Speed, 4-Channel/2-Channel ΔΣ ADC with Integrated Amplifier 24-Bit, High Speed, 8-Channel/16-Channel ΔΣ ADC 16-Bit/24-Bit ΔΣ ADCs with Easy Drive Inputs, 600nV Noise, Programmable Gain, and Temperature Sensor 16-Bit/24-Bit ΔΣ ADCs with Easy Drive Inputs, 600nV Noise, I2C Interface, Programmable Gain, and Temperature Sensor 2-Channel, 14-Channel 24-Bit ΔΣ ADC with Easy Drive Inputs and Temperature Sensor 16-Channel/8-Channel 16-Bit/24-Bit ΔΣ ADC with Easy Drive Inputs and SPI Interface High Speed 16 Input, ΔΣ ADC
2488f
28 Linear Technology Corporation
(408) 432-1900 ● FAX: (408) 434-0507
●
LT 1006 • PRINTED IN USA
1630 McCarthy Blvd., Milpitas, CA 95035-7417
www.linear.com
© LINEAR TECHNOLOGY CORPORATION 2006