FEATURES
n
LTC2631 Single 12-/10-/8-Bit I2C VOUT DACs with 10ppm/°C Reference DESCRIPTION
The LTC®2631 is a family of 12-, 10-, and 8-bit voltageoutput DACs with an integrated, high accuracy, low-drift reference in an 8-lead TSOT-23 package. It has a rail-to-rail output buffer that is guaranteed monotonic. The LTC2631-L has a full-scale output of 2.5V, and operates from a single 2.7V to 5.5V supply. The LTC2631-H has a full-scale output of 4.096V, and operates from a 4.5V to 5.5V supply. A 10ppm/°C reference output is available at the REF pin. Each DAC can also operate in External Reference mode, in which a voltage supplied to the REF pin sets the fullscale output. The LTC2631 DACs use a 2-wire, I2C-compatible serial interface. The LTC2631 operates in both the standard mode (clock rate of 100kHz) and the fast mode (clock rate of 400kHz). The LTC2631 incorporates a power-on reset circuit. Options are available for reset to zero-scale or reset to midscale after power-up.
L, LT, LTC and LTM are registered trademarks of Linear Technology Corporation. I2C and ThinSOT are trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents including 5396245, 5859606, 6891433, 6937178 and 7414561.
n n n n n n n n n n n n n
Integrated Precision Reference 2.5V Full-Scale 10ppm/°C (LTC2631-L) 4.096V Full-Scale 10ppm/°C (LTC2631-H) Maximum INL Error: 1LSB (LTC2631A-12) Bidirectional Reference: Input or 10ppm/°C Output 400kHz I2C™ Interface Nine Selectable Addresses (LTC2631-Z) Low Noise (0.7mVP-P, 0.1Hz to 200kHz) Guaranteed Monotonic Over Temperature 2.7V to 5.5V Supply Range (LTC2631-L) Low Power Operation: 180μA at 3V Power Down to 1.8μA Maximum (C and I Grades) Power-On Reset to Zero or Mid-Scale Options Double-Buffered Data Latches Guaranteed Operation From –40°C to 125°C (H-Grade) 8-Lead TSOT-23 (ThinSOT™) Package
APPLICATIONS
n n n n n n
Mobile Communications Process Control and Industrial Automation Automatic Test Equipment Portable Equipment Automotive Optical Networking
BLOCK DIAGRAM
CA0 I2C ADDRESS DECODE
(LTC2631-M)
VCC INTERNAL REFERENCE REF
Integral Nonlinearity (LTC2631A-LM12)
REF_SEL 1.0 VCC = 3V VFS = 2.5V
SWITCH
INL (LSB) VOUT
SCL I2C INTERFACE SDA
CONTROL DECODE LOGIC
0.5 RESISTOR DIVIDER
0
DACREF INPUT REGISTER DAC REGISTER –0.5 DAC
–1.0 GND
2631 TA01
0
1024
2048 CODE
3072
4095
2631 TA01b
2631fb
1
LTC2631 ABSOLUTE MAXIMUM RATINGS
(Notes 1, 2)
Supply Voltage (VCC) ................................... –0.3V to 6V REF_SEL, SCL, SDA ..................................... –0.3V to 6V VOUT, CA0, CA1, REF .........–0.3V to Min(VCC + 0.3V, 6V) Operating Temperature Range LTC2631C ................................................ 0°C to 70°C LTC2631I.............................................. –40°C to 85°C LTC2631H (Note 3) ............................ –40°C to 125°C
Maximum Junction Temperature........................... 150°C Storage Temperature Range................... –65°C to 150°C Lead Temperature (Soldering, 10 sec) .................. 300°C
PIN CONFIGURATION
LTC2631-Z
CA0 1 SCL 2 SDA 3 GND 4 TOP VIEW 8 CA1 7 VOUT 6 REF 5 VCC
LTC2631-M
CA0 1 SCL 2 SDA 3 GND 4
TOP VIEW 8 REF_SEL 7 VOUT 6 REF 5 VCC
TS8 PACKAGE 8-LEAD PLASTIC TSOT-23 TJMAX = 150°C (NOTE 6), θJA = 195°C/W
TS8 PACKAGE 8-LEAD PLASTIC TSOT-23 TJMAX = 150°C (NOTE 6), θJA = 195°C/W
2631fb
2
LTC2631 ORDER INFORMATION
LTC2631 A C TS8 –L M 12 #TRM PBF LEAD FREE DESIGNATOR TAPE AND REEL TR = 2,500-Piece Tape and Reel TRM = 500-Piece Tape and Reel RESOLUTION 12 = 12-Bit 10 = 10-Bit 8 = 8-Bit POWER-ON RESET M = Reset to Mid-Scale Z = Reset to Zero-Scale FULL-SCALE VOLTAGE, INTERNAL REFERENCE MODE L = 2.5V H = 4.096V PACKAGE TYPE TS8 = 8-Lead Plastic TSOT-23 TEMPERATURE GRADE C = Commercial Temperature Range (0°C to 70°C) I = Industrial Temperature Range (–40°C to 85°C) H = Automotive Temperature Range (–40°C to 125°C) ELECTRICAL GRADE (OPTIONAL) A = ±1LSB Maximum INL (12-Bit) PRODUCT PART NUMBER Consult LTC Marketing for information on non-standard lead based finish parts. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/
2631fb
3
LTC2631 PRODUCT SELECTION GUIDE
PART NUMBER LTC2631A-LM12 LTC2631A-LZ12 LTC2631A-HM12 LTC2631A-HZ12 LTC2631-LM12 LTC2631-LM10 LTC2631-LM8 LTC2631-LZ12 LTC2631-LZ10 LTC2631-LZ8 LTC2631-HM12 LTC2631-HM10 LTC2631-HM8 LTC2631-HZ12 LTC2631-HZ10 LTC2631-HZ8 VFS WITH INTERNAL PART MARKING* REFERENCE LTDHF LTDHG LTDHH LTDHJ LTDHF LTDHK LTDHQ LTDHG LTDHM LTDHR LTDHH LTDHN LTDHS LTDHJ LTDHP LTDHT 2.5V • (4095/4096) 2.5V • (4095/4096) 4.096V • (4095/4096) 4.096V • (4095/4096) 2.5V • (4095/4096) 2.5V • (1023/1024) 2.5V • (255/256) 2.5V • (4095/4096) 2.5V • (1023/1024) 2.5V • (255/256) 4.096V • (4095/4096) 4.096V • (1023/1024) 4.096V • (255/256) 4.096V • (4095/4096) 4.096V • (1023/1024) 4.096V • (255/256) POWER-ON RESET TO CODE PIN 8 Mid-Scale Zero Mid-Scale Zero Mid-Scale Mid-Scale Mid-Scale Zero Zero Zero Mid-Scale Mid-Scale Mid-Scale Zero Zero Zero REF_SEL CA1 REF_SEL CA1 REF_SEL REF_SEL REF_SEL CA1 CA1 CA1 REF_SEL REF_SEL REF_SEL CA1 CA1 CA1 RESOLUTION 12-Bit 12-Bit 12-Bit 12-Bit 12-Bit 10-Bit 8-Bit 12-Bit 10-Bit 8-Bit 12-Bit 10-Bit 8-Bit 12-Bit 10-Bit 8-Bit VCC 2.7V – 5.5V 2.7V – 5.5V 4.5V – 5.5V 4.5V – 5.5V 2.7V – 5.5V 2.7V – 5.5V 2.7V – 5.5V 2.7V – 5.5V 2.7V – 5.5V 2.7V – 5.5V 4.5V – 5.5V 4.5V – 5.5V 4.5V – 5.5V 4.5V – 5.5V 4.5V – 5.5V 4.5V – 5.5V MAXIMUM INL ±1LSB ±1LSB ±1LSB ±1LSB ±2.5LSB ±1LSB ±0.5LSB ±2.5LSB ±1LSB ±0.5LSB ±2.5LSB ±1LSB ±0.5LSB ±2.5LSB ±1LSB ±0.5LSB
*The temperature grade is identified by a label on the shipping container.
2631fb
4
LTC2631 ELECTRICAL CHARACTERISTICS
The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. VCC = 2.7V to 5.5V, VOUT unloaded unless otherwise specified.
LTC2631-LM12/-LM10/-LM8/-LZ12/-LZ10/-LZ8, LTC2631A-LM12/-LZ12 (VFS = 2.5V)
LTC2631-8 SYMBOL PARAMETER DC Performance Resolution Monotonicity DNL INL ZSE VOS VOSTC FSE VFSTC Differential Nonlinearity Integral Nonlinearity
l
LTC2631-10
LTC2631-12
LTC2631A-12 UNITS Bits Bits ±1 ±0.5 0.5 ±0.5 ±10 ±0.08 ±0.4 ±1 5 ±5 LSB LSB mV mV μV/°C %FSR
CONDITIONS
MIN 8 8
TYP
MAX MIN TYP MAX MIN TYP 10 10 ±0.5 ±0.5 ±0.2 0.5 ±0.5 ±10 ±0.08 ±0.4 ±1 5 ±5 ±1 0.5 ±0.5 ±10 12 12
MAX MIN TYP MAX 12 12 ±1 ±2.5 5 ±5
VCC = 3V, Internal Ref. (Note 4) l VCC = 3V, Internal Ref. (Note 4) l VCC = 3V, Internal Ref. (Note 4) l
l l
±0.05 ±0.5 0.5 ±0.5 ±10 5 ±5
Zero-Scale Error VCC = 3V, Internal Ref., Code = 0 Offset Error VCC = 3V, Internal Ref. (Note 5)
VOS Temperature VCC = 3V, Internal Ref. Coefficient (Note 5) Full-Scale Error Full-Scale Voltage Temperature Coefficient VCC = 3V, Internal Ref. (Note 15) VCC = 3V, Internal Ref. (Note 10) C-Grade I-Grade H-Grade
l l l
±0.08 ±0.4
±0.08 ±0.4
±10 ±10 ±10 0.009 0.016 0.009 0.016
±10 ±10 ±10 0.035 0.064 0.035 0.064
±10 ±10 ±10 0.14 0.256 0.14 0.256
±10 ±10 ±10
ppm/°C ppm/°C ppm/°C
Load Regulation Internal Ref., Mid-Scale, VCC = 3V ±10%, –5mA ≤ IOUT ≤ 5mA, VCC = 5V ±10%, –10mA ≤ IOUT ≤ 10mA ROUT DC Output Impedance Internal Ref., Mid-Scale, VCC = 3V ±10%, –5mA ≤ IOUT ≤ 5mA, VCC = 5V ±10%, –10mA ≤ IOUT ≤ 10mA
0.14 0.256 LSB/mA 0.14 0.256 LSB/mA
l l
0.09 0.156 0.09 0.156
0.09 0.156 0.09 0.156
0.09 0.156 0.09 0.156
0.09 0.156 0.09 0.156
Ω Ω
SYMBOL VOUT PSR ISC
PARAMETER DAC Output Span Power Supply Rejection Short-Circuit Output Current (Note 6) Sinking Sourcing Positive Supply Voltage Supply Current (Note 7)
CONDITIONS External Reference Internal Reference VCC = 3V ±10% or 5V ±10% VFS = VCC = 5.5V Zero-Scale; VOUT shorted to VCC Full-Scale; VOUT shorted to GND For Specified Performance VCC = 3V, VREF = 2.5V, External Reference VCC = 3V, Internal Reference VCC = 5V, VREF = 2.5V, External Reference VCC = 5V, Internal Reference VCC = 5V, C-Grade, I-Grade VCC = 5V, H-Grade
l l l l l l l l l
MIN
TYP 0 to VREF 0 to 2.5 –80 27 –28
MAX
UNITS V V dB
48 –48 5.5
mA mA V μA μA μA μA μA μA
2631fb
Power Supply VCC ICC 2.7 150 180 160 190 0.6 0.6 200 240 210 260 1.8 4
ISD
Supply Current in Power-Down Mode (Note 7)
5
LTC2631 ELECTRICAL CHARACTERISTICS
SYMBOL Reference Input Input Voltage Range Resistance Capacitance IREF Reference Output Output Voltage Reference Temperature Coefficient Output Impedance Capacitive Load Driving Short-Circuit Current Digital I/O VIL VIH VIL(CAn) VIH(CAn) RINH RINL RINF VOL tOF tSP IIN CIN CB CCAn Low Level Input Voltage (SDA and SCL) Low Level Input Voltage on CAn (n = 0, 1) High Level Input Voltage on CAn (n = 0, 1) Resistance from CAn (n = 0, 1) to VCC to Set CAn = VCC Resistance from CAn (n = 0, 1) to GND to Set CAn = GND Resistance from CAn (n = 0, 1) to VCC or GND to Set CAn = Float Low Level Output Voltage Output Fall Time Pulse Width of Spikes Suppressed by Input Filter Input Leakage I/O Pin Capacitance Capacitive Load for Each Bus Line External Capacitive Load on Address Pin CAn (n = 0, 1) 0.1VCC ≤ VIN ≤ 0.9VCC (Note 8) (Note 14) See Test Circuit 1 See Test Circuit 1 See Test Circuit 2 See Test Circuit 2 See Test Circuit 2 Sink Current = 3mA VO = VIH(MIN) to VO = VIL(MAX), CB = 10pF to 400pF (Note 12)
l l l l l l l l l l l l l l l l l
The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. VCC = 2.7V to 5.5V, VOUT unloaded unless otherwise specified.
LTC2631-LM12/-LM10/-LM8/-LZ12/-LZ10/-LZ8, LTC2631A-LM12/-LZ12 (VFS = 2.5V)
PARAMETER CONDITIONS MIN 0 160 190 7.5 DAC Powered Down
l
TYP
MAX VCC 220 0.1 1.260
UNITS V kΩ pF μA V ppm/°C kΩ μF mA
Reference Current, Power-Down Mode
0.005 1.240 1.250 ±10 0.5 10
VCC = 5.5V; REF Shorted to GND –0.5 0.7VCC
2.5 0.3VCC 0.15VCC 0.85VCC 10 10 2 0 20 + 0.1CB 0 0.4 250 50 ±1 10 400 10
V V V V kΩ kΩ MΩ V ns ns μA pF pF pF
High Level Input Voltage (SDA and SCL) (Note 11)
2631fb
6
LTC2631 ELECTRICAL CHARACTERISTICS
SYMBOL AC Performance tS Settling Time VCC = 3V (Note 9) ±0.39% (±1LSB at 8-Bits) ±0.098% (±1LSB at 10-Bits) ±0.024% (±1LSB at 12-Bits) 3.2 3.8 4.1 1 500 At Mid-Scale Transition External Reference At f = 1kHz, External Reference At f = 10kHz, External Reference At f = 1kHz, Internal Reference At f = 10kHz, Internal Reference 0.1Hz to 10Hz, External Reference 0.1Hz to 10Hz, Internal Reference 0.1Hz to 200kHz, External Reference 0.1Hz to 200kHz, Internal Reference, CREF = 0.33μF 2.1 300 140 130 160 150 20 20 650 670 μs μs μs V/μs pF nV•s kHz nV√Hz nV√Hz nV√Hz nV√Hz μVP-P μVP-P μVP-P μVP-P PARAMETER
The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. VCC = 2.7V to 5.5V, VOUT unloaded unless otherwise specified.
LTC2631-LM12/-LM10/-LM8/-LZ12/-LZ10/-LZ8, LTC2631A-LM12/-LZ12 (VFS = 2.5V)
CONDITIONS MIN TYP MAX UNITS
Voltage-Output Slew Rate Capacitance Load Driving Glitch Impulse Multiplying Bandwidth en Output Voltage Noise Density
Output Voltage Noise
TIMING CHARACTERISTICS
SYMBOL fSCL tHD(STA) tLOW tHIGH tSU(STA) tHD(DAT) tSU(DAT) tr tf tSU(STO) tBUF PARAMETER SCL Clock Frequency Hold Time (Repeated) Start Condition Low Period of the SCL Clock Pin High Period of the SCL Clock Pin
The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. VCC = 2.7V to 5.5V. (See Figure 1) (Note 13).
LTC2631-LM12/-LM10/-LM8/-LZ12/-LZ10/-LZ8, LTC2631A-LM12/-LZ12 (VFS = 2.5V)
CONDITIONS
l l l l l l l l l l l
MIN 0 0.6 1.3 0.6 0.6 0 100 20 + 0.1CB 20 + 0.1CB 0.6 1.3
TYP
MAX 400
UNITS kHz μs μs μs μs
Set-Up Time for a Repeated Start Condition Data Hold Time Data Set-Up Time Rise Time of Both SDA and SCL Signals Fall Time of Both SDA and SCL Signals Set-Up Time for Stop Condition Bus Free Time Between a Stop and Start Condition (Note 12) (Note 12)
0.9 300 300
μs ns ns ns μs μs
2631fb
7
LTC2631 ELECTRICAL CHARACTERISTICS
The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. VCC = 4.5V to 5.5V, VOUT unloaded unless otherwise specified.
LTC2631-HM12/-HM10/-HM8/-HZ12/-HZ10/-HZ8, LTC2631A-HM12/-HZ12 (VFS = 4.096V)
LTC2631-8 SYMBOL PARAMETER DC Performance Resolution Monotonicity DNL INL ZSE VOS VOSTC FSE VFSTC Differential Nonlinearity Integral Nonlinearity Zero-Scale Error Offset Error VCC = 5V, Internal Ref. (Note 4) VCC = 5V, Internal Ref. (Note 4) VCC = 5V, Internal Ref. (Note 4)
l l l l
LTC2631-10
LTC2631-12
LTC2631A-12 UNITS Bits Bits ±1 ±0.5 0.5 ±0.5 ±10 ±0.08 ±0.4 ±10 ±10 ±10 ±1 5 ±5 LSB LSB mV mV μV/°C %FSR ppm/°C ppm/°C ppm/°C
CONDITIONS
MIN 8 8
TYP
MAX MIN TYP MAX MIN TYP 10 10 ±0.5 ±0.5 ±0.2 0.5 ±0.5 ±10 ±0.08 ±0.4 ±10 ±10 ±10 0.022 0.04 0.09 0.156 ±1 5 ±5 ±1 0.5 ±0.5 ±10 12 12
MAX MIN TYP MAX 12 12 ±1 ±2.5 5 ±5
±0.05 ±0.5 0.5 ±0.5 ±10 ±0.08 ±0.4 ±10 ±10 ±10 0.006 0.01 0.09 0.156 5 ±5
VCC = 5V, Internal Ref., Code = 0 l VCC = 5V, Internal Ref. (Note 5)
l
VOS Temperature VCC = 5V, Internal Ref. (Note 5) Coefficient Full-Scale Error Full-Scale Voltage Temperature Coefficient Load Regulation VCC = 5V, Internal Ref. (Note 15) l VCC = 5V, Internal Ref. (Note 10) C-Grade I-Grade H-Grade
l VCC = 5V ±10%, Internal Ref. Mid-Scale, –10mA ≤ IOUT ≤ 10mA l VCC = 5V ±10%, Internal Ref. Mid-Scale, –10mA ≤ IOUT ≤ 10mA
±0.08 ±0.4 ±10 ±10 ±10 0.09 0.16
0.09 0.16 LSB/mA 0.09 0.156 Ω
ROUT
DC Output Impedance
0.09 0.156
SYMBOL VOUT PSR ISC
PARAMETER DAC Output Span Power Supply Rejection Short-Circuit Output Current (Note 6) Sinking Sourcing Positive Supply Voltage Supply Current (Note 7) Supply Current in Power-Down Mode (Note 7)
CONDITIONS External Reference Internal Reference VCC = 5V ±10% VFS = VCC = 5.5V Zero-Scale; VOUT shorted to VCC Full-Scale; VOUT shorted to GND For Specified Performance VCC = 5V, VREF = 4.096V, External Reference VCC = 5V, Internal Reference VCC = 5V, C-Grade, I-Grade VCC = 5V, H-Grade
l l l l l l l
MIN
TYP 0 to VREF 0 to 4.096 –80 27 –28
MAX
UNITS V V dB
48 –48 5.5
mA mA V μA μA μA μA
Power Supply VCC ICC ISD 4.5 160 200 0.6 0.6 220 270 1.8 4
2631fb
8
LTC2631 ELECTRICAL CHARACTERISTICS
SYMBOL Reference Input Input Voltage Range Resistance Capacitance IREF Reference Output Output Voltage Reference Temperature Coefficient Output Impedance Capacitive Load Driving Short-Circuit Current Digital I/O VIL VIH VIL(CAn) VIH(CAn) RINH RINL RINF VOL tOF tSP IIN CIN CB CCAn Low Level Input Voltage (SDA and SCL) Low Level Input Voltage on CAn (n = 0, 1) High Level Input Voltage on CAn (n = 0, 1) Resistance from CAn (n = 0, 1) to VCC to Set CAn = VCC Resistance from CAn (n = 0, 1) to GND to Set CAn = GND Resistance from CAn (n = 0, 1) to VCC or GND to Set CAn = Float Low Level Output Voltage Output Fall Time Pulse Width of Spikes Suppressed by Input Filter Input Leakage I/O Pin Capacitance Capacitive Load for Each Bus Line External Capacitive Load on Address Pin CAn (n = 0, 1) 0.1VCC ≤ VIN ≤ 0.9VCC (Note 8) (Note 14) See Test Circuit 1 See Test Circuit 1 See Test Circuit 2 See Test Circuit 2 See Test Circuit 2 Sink Current = 3mA VO = VIH(MIN) to VO = VIL(MAX), CB = 10pF to 400pF (Note 12)
l l l l l l l l l l l l l l l l l
The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. VCC = 4.5V to 5.5V, VOUT unloaded unless otherwise specified.
LTC2631-HM12/-HM10/-HM8/-HZ12/-HZ10/-HZ8, LTC2631A-HM12/-HZ12 (VFS = 4.096V)
PARAMETER CONDITIONS MIN 0 160 190 7.5 DAC Powered Down
l
TYP
MAX VCC 220 0.1 2.064
UNITS V kΩ pF μA V ppm/°C kΩ μF mA
Reference Current, Power-Down Mode
0.005 2.032 2.048 ±10 0.5 10
VCC = 5.5V; REF Shorted to GND –0.5 0.7VCC
4.3 0.3VCC 0.15VCC 0.85VCC 10 10 2 0 20 + 0.1CB 0 0.4 250 50 ±1 10 400 10
V V V V kΩ kΩ MΩ V ns ns μA pF pF pF
High Level Input Voltage (SDA and SCL) (Note 11)
2631fb
9
LTC2631 ELECTRICAL CHARACTERISTICS
SYMBOL AC Performance tS Settling Time VCC = 5V (Note 9) ±0.39% (±1LSB at 8-Bits) ±0.098% (±1LSB at 10-Bits) ±0.024% (±1LSB at 12-Bits) 3.7 4.2 4.6 1 500 At Mid-Scale Transition External Reference At f = 1kHz, External Reference At f = 10kHz, External Reference At f = 1kHz, Internal Reference At f = 10kHz, Internal Reference 0.1Hz to 10Hz, External Reference 0.1Hz to 10Hz, Internal Reference 0.1Hz to 200kHz, External Reference 0.1Hz to 200kHz, Internal Reference, CREF = 0.33μF 3.0 300 140 130 210 200 20 20 650 670 μs μs μs V/μs pF nV•s kHz nV√Hz nV√Hz nV√Hz nV√Hz μVP-P μVP-P μVP-P μVP-P PARAMETER
The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. VCC = 4.5V to 5.5V, VOUT unloaded unless otherwise specified.
LTC2631-HM12/-HM10/-HM8/-HZ12/-HZ10/-HZ8, LTC2631A-HM12/-HZ12 (VFS = 4.096V)
CONDITIONS MIN TYP MAX UNITS
Voltage-Output Slew Rate Capacitance Load Driving Glitch Impulse Multiplying Bandwidth en Output Voltage Noise Density
Output Voltage Noise
2631fb
10
LTC2631 TIMING CHARACTERISTICS
The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. VCC = 4.5V to 5.5V. (See Figure 1) (Note 13).
LTC2631-HM12/-HM10/-HM8/-HZ12/-HZ10/-HZ8, LTC2631A-HM12/-HZ12 (VFS = 4.096V)
SYMBOL fSCL tHD(STA) tLOW tHIGH tSU(STA) tHD(DAT) tSU(DAT) tr tf tSU(STO) tBUF PARAMETER SCL Clock Frequency Hold Time (Repeated) Start Condition Low Period of the SCL Clock Pin High Period of the SCL Clock Pin Set-Up Time for a Repeated Start Condition Data Hold Time Data Set-Up Time Rise Time of Both SDA and SCL Signals Fall Time of Both SDA and SCL Signals Set-Up Time for Stop Condition Bus Free Time Between a Stop and Start Condition (Note 12) (Note 12) CONDITIONS
l l l l l l l l l l l
MIN 0 0.6 1.3 0.6 0.6 0 100 20 + 0.1CB 20 + 0.1CB 0.6 1.3
TYP
MAX 400
UNITS kHz μs μs μs μs
0.9 300 300
μs ns ns ns μs μs
Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: All voltages are with respect to GND. Note 3: High temperatures degrade operating lifetimes. Operating lifetime is derated at temperatures greater than 105°C. Note 4: Linearity and monotonicity are defined from code kL to code 2N – 1, where N is the resolution and kL is given by kL = 0.016 • (2N/ VFS), rounded to the nearest whole code. For VFS = 2.5V and N = 12, kL = 26 and linearity is defined from code 26 to code 4,095. For VFS = 4.096V and N = 12, kL = 16 and linearity is defined from code 16 to code 4,095. Note 5: Inferred from measurement at code 16 (LTC2631-12), code 4 (LTC2631-10) or code 1 (LTC2631-8), and at full-scale. Note 6: This IC includes current limiting that is intended to protect the device during momentary overload conditions. Junction temperature can exceed the rated maximum during current limiting. Continuous operation above the specified maximum operating junction temperature may impair device reliability.
Note 7: Digital inputs at 0V or VCC. Note 8: Guaranteed by design and not production tested. Note 9: Internal Reference mode. DAC is stepped 1/4 scale to 3/4 scale and 3/4 scale to 1/4 scale. Load is 2kΩ in parallel with 100pF to GND. Note 10: Temperature coefficient is calculated by dividing the maximum change in output voltage by the specified temperature range. Note 11: Maximum VIH = VCC(MAX) + 0.5V Note 12: CB = capacitance of one bus line in pF Note 13: All values refer to VIH = VIH(MIN) and VIL = VIL(MAX) levels. Note 14: Minimum VIL exceeds the Absolute Maximum rating. This condition won’t damage the IC, but could degrade performance. Note 15: Full-scale error is determined using the reference voltage measured at the REF pin.
2631fb
11
LTC2631 TYPICAL PERFORMANCE CHARACTERISTICS
LTC2631-L12 (Internal Reference, VFS = 2.5V) Integral Nonlinearity (INL)
1.0 VCC = 3V 0.5 DNL (LSB) INL (LSB) 0.5 VREF (V) 1.0 VCC = 3V 1.255
TA = 25°C, unless otherwise noted. Reference Output Voltage vs Temperature
1.260 VCC = 3V
Differential Nonlinearity (DNL)
0
0
1.250
–0.5
–0.5
1.245
–1.0
0
1024
2048 CODE
3072
4095
2631 G01
–1.0
0
1024
2048 CODE
3072
4095
2631 G02
1.240 –50 –25
0
25 50 75 100 125 150 TEMPERATURE (°C)
2631 G03
INL vs Temperature
1.0 VCC = 3V 0.5 INL (POS) DNL (LSB) INL (LSB) 0.5 1.0
DNL vs Temperature
2.52 VCC = 3V FS OUTPUT VOLTAGE (V) 2.51
Full-Scale Output Voltage vs Temperature
VCC = 3V
DNL (POS) 0 DNL (NEG) –0.5
0 INL (NEG) –0.5
2.50
2.49
–1.0 –50 –25
0
25 50 75 100 125 150 TEMPERATURE (°C)
2631 G04
–1.0 –50 –25
0
25 50 75 100 125 150 TEMPERATURE (°C)
2631 G05
2.48 –50 –25
0
25 50 75 100 125 150 TEMPERATURE (°C)
2631 G06
Settling to ±1LSB
9th CLOCK OF 3rd DATA BYTE VOUT 1LSB/DIV
Settling to ±1LSB
3/4 SCALE TO 1/4 SCALE STEP VCC = 3V, VFS = 2.5V RL = 2k, CL = 100pF AVERAGE OF 256 EVENTS
SCL 2V/DIV
4.1μs 3.6μs VOUT 1LSB/DIV 1/4 SCALE TO 3/4 SCALE STEP VCC = 3V, VFS = 2.5V RL = 2k, CL = 100pF AVERAGE OF 256 EVENTS 2μs/DIV
2631 G07
9th CLOCK OF 3rd DATA BYTE SCL 2V/DIV 2μs/DIV
2631 G08
2631fb
12
LTC2631 TYPICAL PERFORMANCE CHARACTERISTICS
LTC2631-H12 (Internal Reference, VFS = 4.096V) Integral Nonlinearity (INL)
1.0 VCC = 5V 0.5 DNL (LSB) INL (LSB) 0.5 VREF (V) 1.0 VCC = 5V 2.058
TA = 25°C, unless otherwise noted. Reference Output Voltage vs Temperature
2.068 VCC = 5V
Differential Nonlinearity (DNL)
0
0
2.048
–0.5
–0.5
2.038
–1.0
0
1024
2048 CODE
3072
4095
2631 G09
–1.0
0
1024
2048 CODE
3072
4095
2631 G10
2.028 –50 –25
0
25 50 75 100 125 150 TEMPERATURE (°C)
2631 G11
INL vs Temperature
1.0 VCC = 5V 0.5 INL (POS) DNL (LSB) INL (LSB) 0.5 1.0
DNL vs Temperature
4.115 VCC = 5V FS OUTPUT VOLTAGE (V) 4.105
Full-Scale Output Voltage vs Temperature
VCC = 5V
DNL (POS) 0 DNL (NEG) –0.5
0 INL (NEG) –0.5
4.095
4.085
–1.0 –50 –25
0
25 50 75 100 125 150 TEMPERATURE (°C)
2631 G12
–1.0 –50 –25
0
25 50 75 100 125 150 TEMPERATURE (°C)
2631 G13
4.075 –50 –25
0
25 50 75 100 125 150 TEMPERATURE (°C)
2631 G14
Settling to ±1LSB
9th CLOCK OF 3rd DATA BYTE VOUT 1LSB/DIV
Settling to ±1LSB
3/4 SCALE TO 1/4 SCALE STEP VCC = 5V, VFS = 4.095V RL = 2k, CL = 100pF AVERAGE OF 256 EVENTS
SCL 5V/DIV
4.6μs VOUT 1LSB/DIV
3.9μs 1/4 SCALE TO 3/4 SCALE STEP VCC = 5V, VFS = 4.095V RL = 2k, CL = 100pF AVERAGE OF 256 EVENTS 2μs/DIV
2631 G15
9th CLOCK OF 3rd DATA BYTE SCL 5V/DIV 2μs/DIV
2631 G16
2631fb
13
LTC2631 TYPICAL PERFORMANCE CHARACTERISTICS
LTC2631-10 Integral Nonlinearity (INL)
1.0 VCC = 5V VFS = 4.096V INTERNAL REF . 0.5 DNL (LSB) INL (LSB) 0.5 1.0 VCC = 5V VFS = 4.096V INTERNAL REF .
TA = 25°C, unless otherwise noted.
Differential Nonlinearity (DNL)
0
0
–0.5
–0.5
–1.0
0
256
512 CODE
768
1023
2631 G17
–1.0
0
256
512 CODE
768
1023
2631 G18
LTC2631-8 Integral Nonlinearity (INL)
1.0 VCC = 3V VFS = 2.5V INTERNAL REF . 0.5 DNL (LSB) INL (LSB) 0.25 0.50 VCC = 3V VFS = 2.5V INTERNAL REF .
Differential Nonlinearity (DNL)
0
0
–0.5
–0.25
–1.0
0
64
128 CODE
192
255
2631 G19
–0.50
0
64
128 CODE
192
255
2631 G20
LTC2631 Load Regulation
10 8 6 4 ΔVOUT (mV) VOUT (V) 2 0 –2 –4 –6 –8 –10 –30 –20 –10 INTERNAL REF . CODE = MIDSCALE 0 10 IOUT (mA) 20 30
2631 G21
Current Limiting
0.20 0.15 0.10 0.05 0 VCC = 5V (LTC2631-H) VCC = 5V (LTC2631-L) VCC = 3V (LTC2631-L)
VCC = 5V (LTC2631-H) VCC = 5V (LTC2631-L) VCC = 3V (LTC2631-L)
–0.05 –0.10 –0.15 –0.20 –30 –20 –10 INTERNAL REF . CODE = MIDSCALE 0 10 IOUT (mA) 20 30
2631 G22
2631fb
14
LTC2631 TYPICAL PERFORMANCE CHARACTERISTICS
LTC2631 Offset Error vs Temperature
3 2 OFFSET ERROR (mV) GAIN ERROR (%FSR) 1 0 –1 –2 –3 –50 –25 0.4 0.3 0.2 0.1 0.0 –0.1 –0.2 –0.3 0 25 50 75 100 125 150 TEMPERATURE (°C)
2631 G23
TA = 25°C, unless otherwise noted.
Gain Error vs VCC
EXTERNAL REF . VREF = 2.5V GAIN ERROR (%FSR) 0.4 0.3 0.2 0.1 0.0 –0.1 –0.2 –0.3 3 3.5 4 VCC (V)
2631 G24
Gain Error vs Temperature
EXTERNAL REF . VREF = 2.5V
–0.4 2.5
4.5
5
5.5
–0.4 –50 –25
0
25 50 75 100 125 150 TEMPERATURE (°C)
2631 G25
Large-Signal Response
Mid-Scale-Glitch Impulse
9th CLOCK OF 3rd DATA BYTE SCL 5V/DIV VCC 2V/DIV LTC2631-H12, VCC = 5V: 3.0nV-s TYP VOUT 5mV/DIV
Power-On Reset Glitch
LTC2631-L
VOUT 0.5V/DIV
ZERO-SCALE LTC2631-L12, VCC = 3V: 2.1nV-s TYP 2μs/DIV VOUT 2mV/DIV
VFS = VCC = 5V 1/4 SCALE TO 3/4 SCALE 2μs/DIV
2631 G26
200μs/DIV
2631 G27 2631 G28
Headroom at Rails vs Output Current
5.0 4.5 4.0 3.5 VOUT (V) 3.0 2.5 2.0 1.5 1.0 0.5 0 0 5V SINKING 3V (LTC2631-L) SINKING 1 2 3 456 IOUT (mA) 7 8 9 10 VOUT 0.5V/DIV 3V (LTC2631-L) SOURCING 5V SOURCING CS/LD 2V/DIV
Exiting Power-Down to Mid-Scale
LTC2631-H 4μs/DIV
2631 G30
2631 G29
2631fb
15
LTC2631 TYPICAL PERFORMANCE CHARACTERISTICS
LTC2631 Supply Current vs Logic Voltage
1.2 1.0 0.4 0.8 ICC (mA) ICC (mA) 0.6 0.4 0.2 0.0 VCC = 3V (LTC2631-L) 0.2 VCC = 5V 0.3 VCC = 5V SWEEP SCL AND SDA BETWEEN 0V AND VCC 0.5
TA = 25°C, unless otherwise noted.
Supply Current vs REF_SEL Voltage
SWEEP REF_SEL BETWEEN 0V AND VCC
VCC = 3V (LTC2631-L)
0.1 0 1 3 2 LOGIC VOLTAGE (V) 4 5
2631 G31
0
1
3 2 4 REF_SEL VOLTAGE (V)
5
2631 G32
Multiplying Bandwidth
0 –2 –4 –6 dB –8 –10 –12 –14 VCC = 5V VREF(DC) = 2V –16 VREF(AC) = 0.2VP-P CODE = FULL SCALE –18 100k 1k 10k FREQUENCY (Hz)
1000k
2631 G33
Noise Voltage vs Frequency
500 INTERNAL REF . CODE = MIDSCALE
0.1Hz to 10Hz Voltage Noise
LTC2631-L, VCC = 4V INTERNAL REF . CODE = MIDSCALE
NOISE VOLTAGE (nV/√Hz)
400
300 LTC2631-H (VCC = 5V) 10μV/DIV
200
100
LTC2631-L (VCC = 4V)
0 100
1k
10k FREQUENCY (Hz)
100k
1M
2631 G34
1s/DIV
2631 G35
2631fb
16
LTC2631 PIN FUNCTIONS
CA0 (Pin 1): Chip Address Bit 0. Tie this pin to VCC, GND or leave it floating to select an I2C slave address for the part (see Tables 1 and 2). SCL (Pin 2): Serial Clock Input Pin. Data is shifted into the SDA pin at the rising edges of the clock. This high impedance pin requires a pull-up resistor or current source to VCC. SDA (Pin 3): Serial Data Bidirectional Pin. Data is shifted into the SDA pin and acknowledged by the SDA pin. This pin is high impedance while data is shifted in. Open-drain N-channel output during acknowledgment. SDA requires a pull-up resistor or current source to VCC. GND (Pin 4): Ground. VCC (Pin 5): Supply Voltage Input. 2.7V ≤ VCC ≤ 5.5V (LTC2631-L) or 4.5V ≤ VCC ≤ 5.5V (LTC2631-H). Bypass to GND with a 0.1μF capacitor. REF (Pin 6): Reference Voltage Input or Output. When External Reference mode is selected, REF is an input (0V ≤ VREF ≤ VCC) where the voltage supplied sets the fullscale voltage. When Internal Reference is selected, the 10ppm/°C 1.25V (LTC2631-L) or 2.048V (LTC2631-H) internal reference is available at the pin. This output may be bypassed to GND with up to 10μF (0.33μF is recommended), and must be buffered when driving external DC load current. VOUT (Pin 7): DAC Analog Voltage Output. CA1 (Pin 8, LTC2631-Z): Chip Address Bit 1. Tie this pin to VCC, GND or leave it floating to select an I2C slave address for the part (see Table 1). REF_SEL (Pin 8, LTC2631-M): Selects default Reference at power up. Tie to VCC to select the Internal Reference, or GND to select an External Reference. After power-up, the logic state at this pin is ignored and the reference may be changed only by software command.
2631fb
17
LTC2631 BLOCK DIAGRAMS
LTC2631-Z
CA1 CA0 VCC I2C ADDRESS DECODE INTERNAL REFERENCE REF SWITCH
SCL I2C INTERFACE SDA
CONTROL DECODE LOGIC
RESISTOR DIVIDER
DACREF INPUT REGISTER DAC REGISTER DAC VOUT
GND
LTC2631-M
VCC CA0 I2C ADDRESS DECODE INTERNAL REFERENCE REF
SWITCH
REF_SEL
SCL I2C INTERFACE SDA
CONTROL DECODE LOGIC
RESISTOR DIVIDER
DACREF INPUT REGISTER DAC REGISTER DAC VOUT
GND
2631 BD
2631fb
18
LTC2631 TEST CIRCUITS
Test Circuits for I2C Digital I/O (See Electrical Characteristics)
Test Circuit 1 Test Circuit 2
VCC
100Ω CAn VIH(CAn)/VIL(CAn)
RINH/RINL/RINF CAn
GND
2631 TC
2631fb
19
LTC2631
TIMING DIAGRAMS
20
SDA tf tLOW tr SCL tHD(STA) tHD(DAT) tHIGH S
2631 F01
tSU(DAT) tHD(STA) tSP tr tBUF
tf
S ALL VOLTAGE LEVELS REFER TO VIH(MIN) AND VIL(MAX) LEVELS
tSU(STA) P S
tSU(STO)
Figure 1. Serial Interface Timing
SLAVE ADDRESS A1 6 7 8 9 1 2 3 4 5 6 7 8 9 1 2 3 4 A0 W ACK C3 ACK C2 C1 C0 X X X X
1ST DATA BYTE
2ND DATA BYTE ACK
3RD DATA BYTE X X X X ACK
START
SDA
A6
A5
A4
A3
A2
SCL
1
2
3
4
5
5
6
7
8
9
1
2
3
4
5
6
7
8
9
2631 F02
Figure 2. Typical LTC2631 Write Transaction
2631fb
LTC2631 OPERATION
The LTC2631 is a family of single voltage-output DACs in 8-lead ThinSOT packages. Each DAC can operate rail-to-rail using an external reference, or with its full-scale voltage set by an integrated reference. Twelve combinations of accuracy (12-, 10-, and 8-bit), power-on reset value (zero or mid-scale), and full-scale voltage (2.5V or 4.096V) are available. The LTC2631 is controlled using a 2-wire I2C interface. Power-On Reset The LTC2631-HZ/LTC2631-LZ clear the output to zero-scale when power is first applied, making system initialization consistent and repeatable. For some applications, downstream circuits are active during DAC power-up, and may be sensitive to nonzero outputs from the DAC during this time. The LTC2631 contains circuitry to reduce the power-on glitch: the analog output typically rises less than 5mV above zero-scale during power on if the power supply is ramped to 5V in 1ms or more. In general, the glitch amplitude decreases as the power supply ramp time is increased. See “Power-On Reset Glitch” in the Typical Performance Characteristics section. The LTC2631-HM/LTC2631-LM provide an alternative reset, setting the output to mid-scale when power is first applied. Default reference mode selection is described in the Reference Modes section. Power Supply Sequencing The voltage at REF (Pin 6) should be kept within the range – 0.3V ≤ VREF ≤ VCC + 0.3V (see Absolute Maximum Ratings). Particular care should be taken to observe these limits during power supply turn-on and turn-off sequences, when the voltage at VCC (Pin 5) is in transition. Transfer Function The digital-to-analog transfer function is ⎛k⎞ VOUT(IDEAL) = ⎜ N ⎟ VREF ⎝2 ⎠ where k is the decimal equivalent of the binary DAC input code, N is the resolution, and VREF is either 2.5V (LTC2631LM/LTC2631-LZ) or 4.096V (LTC2631-HM/LTC2631-HZ) when in Internal Reference mode, and the voltage at REF (Pin 6) when in External Reference mode. I2C Serial Interface The LTC2631 communicates with a host using the standard 2-wire I2C interface. The Timing Diagrams (Figures 1 and 2) show the timing relationship of the signals on the bus. The two bus lines, SDA and SCL, must be high when the bus is not in use. External pull-up resistors or current sources are required on these lines. The value of these pull-up resistors is dependent on the power supply and can be obtained from the I2C specifications. For an I2C bus operating in the fast mode, an active pull-up will be necessary if the bus capacitance is greater than 200pF . The LTC2631 is a receive-only (slave) device. The master can write to the LTC2631. The LTC2631 does not respond to a read from the master. START (S) and STOP (P) Conditions When the bus is not in use, both SCL and SDA must be high. A bus master signals the beginning of a communication to a slave device by transmitting a START condition. A START condition is generated by transitioning SDA from high to low while SCL is high. When the master has finished communicating with the slave, it issues a STOP condition. A STOP condition is generated by transitioning SDA from low to high while SCL is high. The bus is then free for communication with another I2C device. Acknowledge The Acknowledge signal is used for handshaking between the master and the slave. An Acknowledge (active LOW) generated by the slave lets the master know that the latest byte of information was properly received. The Acknowledge related clock pulse is generated by the master. The master releases the SDA line (HIGH) during the Acknowledge clock pulse. The slave-receiver must pull down the SDA bus line during the Acknowledge clock pulse so that it remains a stable LOW during the HIGH period of this clock pulse. The LTC2631 responds to a write by a
2631fb
21
LTC2631 OPERATION
master in this manner but does not acknowledge a read operation; in that case, SDA is retained HIGH during the period of the Acknowledge clock pulse. Chip Address The state of pins CA0 and CA1 (LTC2631-HZ/LTC2631LZ) determines the slave address of the part. These pins can each be set to any one of three states: VCC, GND or float. This results in nine (LTC2631-HZ/LTC2631-LZ) or three (LTC2631-HM/LTC2631-LM) selectable addresses for the part. The slave address assignments are shown in Tables 1 and 2.
Table 1. Slave Address Map (LTC2631-Z)
CA1 GND GND GND FLOAT FLOAT FLOAT VCC VCC VCC CA0 GND FLOAT VCC GND FLOAT VCC GND FLOAT VCC A6 0 0 0 0 0 0 0 0 0 1 A5 0 0 0 0 1 1 1 1 1 1 A4 1 1 1 1 0 0 0 0 1 1 A3 0 0 0 0 0 0 0 0 0 0 A2 0 0 0 0 0 0 0 0 0 0 A1 0 0 1 1 0 0 1 1 0 1 A0 0 1 0 1 0 1 0 1 0 1
The maximum capacitive load allowed on the CA0/CA1 address pins is 10pF, as these pins are driven during address detection to determine if they are floating. Write Word Protocol The master initiates communication with the LTC2631 with a START condition and a 7-bit slave address followed by the Write bit (W) = 0. The LTC2631 acknowledges by pulling the SDA pin low at the ninth clock if the 7-bit slave address matches the address of the part (set by CA0/CA1) or the global address. The master then transmits 3-bytes of data. The LTC2631 acknowledges each byte of data by pulling the SDA line low at the ninth clock of each data byte transmission. After receiving three complete bytes of data, the LTC2631 executes the command specified in the 24-bit input word. If more than three data bytes are transmitted after a valid 7-bit slave address, the LTC2631 does not acknowledge the extra bytes of data (SDA is high during the 9th clock). The format of the three data bytes is shown in Figure 3. The first byte of the input word consists of the 4-bit command, followed by four don’t-cares bits. The next two bytes contain the 16-bit data word, which consists of the 12-, 10- or 8-bit input code, MSB to LSB, followed by 4, 6 or 8 don’t-cares bits (LTC2631-12, LTC2631-10 and LTC2631-8 respectively). A typical LTC2631 write transaction is shown in Figure 4. The command bit assignments (C3-C0) are shown in Table 3. The first four commands in the table consist of write and update operations. A write operation loads a 16-bit data word from the 32-bit shift register into the input register. In an update operation, the data word is copied from the input register to the DAC register and converted to an analog voltage at the DAC output. The update operation also powers up the DAC if it had been in power-down mode. The data path and registers are shown in the Block Diagram.
GLOBAL ADDRESS
Table 2. Slave Address Map (LTC2631-M)
CA0 GND FLOAT VCC GLOBAL ADDRESS A6 0 0 0 1 A5 0 0 0 1 A4 1 1 1 1 A3 0 0 0 0 A2 0 0 0 0 A1 0 0 1 1 A0 0 1 0 1
In addition to the address selected by the address pins, the part also responds to a global address. This address allows a common write to all LTC2631 parts to be accomplished using one 3-byte write transaction on the I2C bus. The global address, listed at the end of Tables 1 and 2, is a 7-bit hardwired address not selectable by CA0/CA1. If another address is required, please consult the factory.
2631fb
22
LTC2631 OPERATION
Write Word Protocol for LTC2631
S SLAVE ADDRESS W A 1ST DATA BYTE A 2ND DATA BYTE
INPUT WORD
A
3RD DATA BYTE
A
P
Input Word (LTC2631-12)
C3 C2 C1 C0 X X X X D11 D10 D9 D8
D7
D6
D5
D4 D3 D2 D1
D0
X
X
X
X
1ST DATA BYTE
2ND DATA BYTE
3RD DATA BYTE
Input Word (LTC2631-10)
C3 C2 C1 C0 X X X X D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 X X X X X X
1ST DATA BYTE
2ND DATA BYTE
3RD DATA BYTE
Input Word (LTC2631-8)
C3 C2 C1 C0 X X X X D7 D6 D5 D4 D3 D2 D1 D0 X X X X X X X X
2631 F03
1ST DATA BYTE
2ND DATA BYTE
3RD DATA BYTE
Figure 3. Command and Data Input Format Table 3. Command Codes
COMMAND* C3 0 0 0 0 0 0 C2 0 0 0 1 1 1 C1 0 0 1 0 1 1 C0 0 1 1 0 0 1 Write to Input Register Update (Power Up) DAC Register Write to and Update (Power Up) DAC Register Power Down Select Internal Reference Select External Reference
to the REF pin will improve noise performance; 0.33μF is recommended, and up to 10μF can be driven without oscillation. This output must be buffered when driving external DC load current. Alternatively, the DAC can operate in External Reference mode using command 0111. In this mode, an input voltage supplied externally to the REF pin provides the reference (0V ≤ VREF ≤ VCC) and the supply current is reduced. External Reference mode is the power-on default for LTC2631-HM/LTC2631-LM when REF_SEL is tied low. The reference mode of LTC2631-HZ/LTC2631-LZ can be changed only by software command. The same is true for LTC2631-HM/LTC2631-LM after power-on, after which the logic state on REF_SEL is ignored. Power-Down Mode For power-constrained applications, the LTC2631’s powerdown mode can be used to reduce the supply current whenever the DAC output is not needed. When in power down, the buffer amplifier, bias circuit, and reference circuit are disabled and draw essentially zero current. The DAC output is put into a high-impedance state, and the output pin is passively pulled to ground through a 200kΩ resistor. Input and DAC register contents are not disturbed during power down.
2631fb
*Command codes not shown are reserved and should not be used.
Reference Modes For applications where an accurate external reference is not available, the LTC2631 has a user-selectable, integrated reference. The LTC2631-LM/LTC2631-LZ provide a fullscale output of 2.5V. The LTC2631-HM/LTC2631-HZ provide a full-scale output of 4.096V. The internal reference can be useful in applications where the supply voltage is poorly regulated. Internal Reference mode can be selected by using command 0110, and is the power-on default for LTC2631HZ/LTC2631-LZ, as well as for LTC2631-HM/LTC2631-LM when REF_SEL is tied high. The 10ppm/°C, 1.25V (LTC2631-LM/LTC2631-LZ) or 2.048V (LTC2631-HM/LTC2631-HZ) internal reference is available at the REF pin. Adding bypass capacitance
23
LTC2631 OPERATION
The DAC can be put into power-down mode by using command 0100. The supply current is reduced to 1.8μA maximum (C and I grades) and the REF pin becomes high impedance (typically > 1GΩ). Normal operation resumes after executing any command that includes a DAC update, as shown in Table 3. The DAC is powered up and its voltage output is updated. Normal settling is delayed while the bias, reference, and amplifier circuits are re-enabled. When the REF pin output is bypassed to GND with 1nF or less, the power-up delay time is 20μs for settling to 12-bits. This delay increases to 200μs for 0.33μF and 10ms for 10μF. , Voltage Output The LTC2631’s integrated rail-to-rail amplifier has guaranteed load regulation when sourcing or sinking up to 10mA at 5V, and 5mA at 3V. Load regulation is a measure of the amplifier’s ability to maintain the rated voltage accuracy over a wide range of load current. The measured change in output voltage per change in forced load current is expressed in LSB/mA. DC output impedance is equivalent to load regulation, and may be derived from it by simply calculating a change in units from LSB/mA to ohms. The amplifier’s DC output impedance is 0.1Ω when driving a load well away from the rails. When drawing a load current from either rail, the output voltage headroom with respect to that rail is limited by the 50Ω typical channel resistance of the output devices (e.g., when sinking 1mA, the minimum output voltage is 50Ω • 1mA, or 50mV). See the graph “Headroom at Rails vs. Output Current” in the Typical Performance Characteristics section. The amplifier is stable driving capacitive loads of up to 500pF. Rail-to-Rail Output Considerations In any rail-to-rail voltage-output device, the output is limited to voltages within the supply range. Since the analog output of the DAC cannot go below ground, it may limit the lowest codes, as shown in Figure 5b.
2631fb
Similarly, limiting can occur near full-scale when the REF pin is tied to VCC. If VREF = VCC and the DAC full-scale error (FSE) is positive, the output for the highest codes limits at VCC , as shown in Figure 5c. No full-scale limiting can occur if VREF is less than VCC – FSE. Offset and linearity are defined and tested over the region of the DAC transfer function where no output limiting can occur. Board Layout The PC board should have separate areas for the analog and digital sections of the circuit. A single, solid ground plane should be used, with analog and digital signals carefully routed over separate areas of the plane. This keeps digital signals away from sensitive analog signals and minimizes the interaction between digital ground currents and the analog section of the ground plane. The resistance from the LTC2631 GND pin to the ground plane should be as low as possible. Resistance here will add directly to the effective DC output impedance of the device (typically 0.1Ω). Note that the LTC2631 is no more susceptible to this effect than any other parts of this type; on the contrary, it allows layout-based performance improvements to shine rather than limiting attainable performance with excessive internal resistance. Another technique for minimizing errors is to use a separate power ground return trace on another board layer. The trace should run between the point where the power supply is connected to the board and the DAC ground pin. Thus the DAC ground pin becomes the common point for analog ground, digital ground, and power ground. When the LTC2631 is sinking large currents, this current flows out the ground pin and directly to the power ground trace without affecting the analog ground plane voltage. It is sometimes necessary to interrupt the ground plane to confine digital ground currents to the digital portion of the plane. When doing this, make the gap in the plane only as long as it needs to be to serve its purpose and ensure that no traces cross over the gap.
24
OPERATION
SLAVE ADDRESS A0 C3 C3 ACK ACK C2 C1 C0 X X X X C2 C1 C0 X X X X W D11 D10 D9 D8 D7 D6 D5 D4 D3 D2
COMMAND
MS DATA D1
LS DATA D0 X X X X STOP
A6
A5
A4
A3
A2
A1
START A0 7 8 9 1 2 3 4 5 6 7 8 9 1 2 3 4 5 6 7 8 9 ACK ACK
SDA
A6
A5
A4
A3
A2
A1
SCL
1
2
3
4
5
6
1
2
3
4
5
6
7
8
9 FULL-SCALE VOLTAGE ZERO-SCALE VOLTAGE 2631 F04
VOUT
X = DON’T CARE
Figure 4. Typical LTC2631 Input Waveform—Programming 12-Bit DAC Output for Full-Scale
LTC2631
25
2631fb
LTC2631 OPERATION
VREF = VCC POSITIVE FSE
VREF = VCC OUTPUT VOLTAGE OUTPUT VOLTAGE INPUT CODE (c) 0V 0 2,048 INPUT CODE (a) 4,095
2631 F05
OUTPUT VOLTAGE
0V NEGATIVE OFFSET INPUT CODE (b)
Figure 5. Effects of Rail-to-Rail Operation on a DAC Transfer Curve (Shown for 12-Bits) (a) Overall Transfer Function (b) Effect of Negative Offset for Codes Near Zero (c) Effect of Positive Full-Scale Error for Codes Near Full-Scale
2631fb
26
LTC2631 PACKAGE DESCRIPTION
TS8 Package 8-Lead Plastic TSOT-23
(Reference LTC DWG # 05-08-1637)
0.52 MAX
0.65 REF
2.90 BSC (NOTE 4)
1.22 REF
3.85 MAX 2.62 REF
1.4 MIN
2.80 BSC
1.50 – 1.75 (NOTE 4) PIN ONE ID
RECOMMENDED SOLDER PAD LAYOUT PER IPC CALCULATOR
0.65 BSC
0.22 – 0.36 8 PLCS (NOTE 3)
0.80 – 0.90 0.20 BSC 1.00 MAX DATUM ‘A’ 0.01 – 0.10
0.30 – 0.50 REF
NOTE: 1. DIMENSIONS ARE IN MILLIMETERS 2. DRAWING NOT TO SCALE 3. DIMENSIONS ARE INCLUSIVE OF PLATING 4. DIMENSIONS ARE EXCLUSIVE OF MOLD FLASH AND METAL BURR 5. MOLD FLASH SHALL NOT EXCEED 0.254mm 6. JEDEC PACKAGE REFERENCE IS MO-193
0.09 – 0.20 (NOTE 3)
1.95 BSC
TS8 TSOT-23 0802
2631fb
Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.
27
LTC2631 TYPICAL APPLICATION
Programmable ±5V Output
5V 5V 4 0.1μF 3 1.7k I2C BUS CA0 1.7k 56 VCC REF 8 REF_SEL 3 SDA LTC2631A VOUT 7 2 SCL -LM12 1 CA0 GND 4 5 0.1μF 1 8 M9 9 M3 10 M1 1 P1 2 P3 3 P9 10V 0.1μF
–
LTC2054
+
2
7 VCC LT1991 REF VEE 4
OUT 5
6
VOUT = ±5V
0.1μF –10V
2631 TA03
RELATED PARTS
PART NUMBER LTC1663 LTC1669 LTC2360-LT2362/ LTC2365-LTC2366 LTC2450/LTC2452 LTC2451/LTC2453 LTC2600/LTC2610/LTC2620 LTC2601/LTC2611/LTC2621 LTC2602/LTC2612/LTC2622 LTC2604/LTC2614/LTC2624 LTC2605/LTC2615/LTC2625 LTC2606/LTC2616/LTC2626 LTC2609/LTC2619/LTC2629 LTC2630 LTC2640 DESCRIPTION Single 10-Bit VOUT DAC in SOT-23 Single 10-Bit VOUT DAC in SOT-23 12-Bit SAR ADCs in TSOT23-6/TSOT23-8 Packages 16-Bit Single-Ended/Differential Delta Sigma ADCs 16-Bit Single-Ended/Differential Delta Sigma ADCs Octal 16-/14-/12-Bit VOUT DACs in 16-Lead SSOP Single 16-/14-/12-Bit VOUT DACs in 10-Lead DFN Dual 16-/14-/12-Bit VOUT DACs in 8-Lead MSOP Quad 16-/14-/12-Bit VOUT DACs in 16-Lead SSOP Octal 16-/14-/12-Bit VOUT DACs with I2C Interface Single 16-/14-/12-Bit VOUT DACs with I2C Interface Quad 16-/14-/12-Bit VOUT DACs with I2C Interface Single 12-/10-/8-Bit VOUT DACs with 10ppm/°C Reference in SC70 Single 12-/10-/8-Bit SPI VOUT DACs with 10ppm/°C Reference in ThinSOT COMMENTS VCC = 2.7V to 5.5V, 60μA, Internal Reference, SMBus Interface VCC = 2.7V to 5.5V, 60μA, Internal Reference, I2C Interface 100ksps/250ksps/500ksps/1Msps/3Msps Output Rates SPI Interface, Tiny DFN Packages, 60Hz Output Rate I2C Interface, Tiny DFN and TSOT23-8 Packages, 60Hz Output Rate 250μA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output, SPI Serial Interface 300μA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output, SPI Serial Interface 300μA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output, SPI Serial Interface 250μA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output, SPI Serial Interface 250μA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output, I2C Interface 270μA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output, I2C Interface 250μA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output with Separate VREF Pins for Each DAC 180μA per DAC, 2.7V to 5.5V Supply Range, 10ppm/°C Reference, Rail-to-Rail Output, SPI Interface 180μA per DAC, 2.7V to 5.5V Supply Range, 10ppm/°C Reference, Selectable External Reference Mode, Rail-to-Rail Output, SPI Interface
2631fb
28 Linear Technology Corporation
(408) 432-1900 ● FAX: (408) 434-0507
●
LT 1108 REV B • PRINTED IN USA
1630 McCarthy Blvd., Milpitas, CA 95035-7417
www.linear.com
© LINEAR TECHNOLOGY CORPORATION 2008