0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
LTM9002

LTM9002

  • 厂商:

    LINER

  • 封装:

  • 描述:

    LTM9002 - 14-Bit Dual-Channel IF/Baseband Receiver Subsystem - Linear Technology

  • 数据手册
  • 价格&库存
LTM9002 数据手册
LTM9002 14-Bit Dual-Channel IF/ Baseband Receiver Subsystem FEATURES n n n DESCRIPTION The LTM®9002 is a 14-bit dual-channel IF receiver subsystem. Utilizing an integrated system in a package (SiP) technology, it includes a dual high-speed 14-bit A/D converter, matching network, anti-aliasing filter and two low noise, differential amplifiers. It is designed for digitizing wide dynamic range signals with an intermediate frequency (IF) up to 300MHz. The amplifiers allow either AC- or DCcoupled input drive. Lowpass or bandpass filter networks can be implemented with various bandwidths. Contact Linear Technology regarding customization. The LTM9002 is perfect for demanding communications applications, with AC performance that includes 66dB SNR and 76dB spurious free dynamic range (SFDR). Auxiliary DACs allow gain balancing between channels. A single 3V supply allows low power operation. A separate output supply allows the outputs to drive 0.5V to 3.3V logic. An optional multiplexer allows both channels to share a digital output bus. Two single-ended CLK inputs can be driven together or independently. An optional clock duty cycle stabilizer allows high performance at full speed for a wide range of clock duty cycles. L, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. n n n n n n n n n Integrated Dual 14-Bit, High-Speed ADC, Passive Filters and Fixed Gain Differential Amplifiers Up to 300MHz IF Range Lowpass and Bandpass Filter Versions Integrated Low Noise, Low Distortion Amplifiers Fixed Gain: 8dB, 14dB, 20dB or 26dB 50Ω, 200Ω or 400Ω Input Impedance Integrated Bypass Capacitance, No External Components Required 66dB SNR Up to 140MHz Input (LTM9002-AA) 76dB SFDR Up to 140MHz Input (LTM9002-AA) Auxiliary 12-Bit DACs for Gain Adjustment Clock Duty Cycle Stabilizer Single 3V to 3.3V Supply Low Power: 1.3W (665mW/ch.) Shutdown and Nap Modes 15mm × 11.25mm LGA Package APPLICATIONS n n n n Telecommunications Direct Conversion Receivers Main and Diversity Receivers Cellular Base Stations TYPICAL APPLICATION Dual Channel IF Receiver VCC = 3V VDD OVDD 0.5V TO 3.6V 64k Point FFT, fIN = 15MHz, –1dBFS, SENSE = VDD, Channel A (LTM9002-LA) 0 –10 –20 AMPLITUDE (dBFS) –30 VREF INA+ MAIN RF LO DAC DIFFERENTIAL AMPLIFIERS DAC INB+ DIVERSITY RF LO 9002 TA01 SAW INA– FILTER 14-BIT 125Msps ADC –40 –50 –60 –70 –80 –90 –100 –110 –120 0 5 10 15 20 25 FREQUENCY (MHz) 30 9002 TA01b CLKOUT ADC CLK SPI MUX OF SAW INB– FILTER 14-BIT 125Msps ADC OGND GND 9002f 1 LTM9002 ABSOLUTE MAXIMUM RATINGS (Notes 1, 2) PIN CONFIGURATION SENSEB SENSEA ALL OTHERS = GND J Supply Voltage (VCC) ................................ –0.3V to 3.6V Supply Voltage (VDD, OVDD)......................... –0.3V to 4V Digital Output Ground Voltage (OGND) ........ –0.3V to 1V Input Current (IN+, IN–)........................................±10mA DAC Digital Input Voltage (CS/LD, SDI, SCK) ................................... –0.3V to 6V Digital Input Voltage (Except AMPSHDN) ................. –0.3V to (VDD + 0.3V) Digital Input Voltage (AMPSHDN)..............................–0.3V to (VCC + 0.3V) Digital Output Voltage ................–0.3V to (OVDD + 0.3V) Operating Temperature Range LTM9002C................................................ 0°C to 70°C LTM9002I.............................................–40°C to 85°C Storage Temperature Range...................–65°C to 125°C INA+ INA– VCC H G F E D OVDD OGND VDD OGND INB– INB+ C B A 1 2 3 4 5 6 7 8 9 10 11 12 OVDD CLKA CLKB CONTROL DATA LGA PACKAGE 108-LEAD (15mm × 11.25mm × 2.32mm) TJMAX = 125°C, θJA = 19°C/W, θJCTOP = 16°C/W, θJCBOT = 6°C/W θJA DERIVED FROM 101.5mm × 114.5mm PCB WITH 4 LAYERS WEIGHT = 0.935g ORDER INFORMATION LEAD FREE FINISH LTM9002CV-AA#PBF LTM9002CV-LA#PBF LTM9002IV-AA#PBF LTM9002IV-LA#PBF TRAY LTM9002CV-AA#PBF LTM9002CV-LA#PBF LTM9002IV-AA#PBF LTM9002IV-LA#PBF PART MARKING* LTM9002VAA LTM9002VLA LTM9002VAA LTM9002VLA PACKAGE DESCRIPTION 108-Lead (15mm × 11.25mm × 2.3mm) LGA 108-Lead (15mm × 11.25mm × 2.3mm) LGA 108-Lead (15mm × 11.25mm × 2.3mm) LGA 108-Lead (15mm × 11.25mm × 2.3mm) LGA TEMPERATURE RANGE 0°C to 70°C 0°C to 70°C –40°C to 85°C –40°C to 85°C Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ This product is only offered in trays. For more information go to: http://www.linear.com/packaging/ 9002f 2 LTM9002 The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. Unless otherwise noted. (Note 3) SYMBOL GDIFF PARAMETER Gain CONDITIONS DC, LTM9002-AA fIN = 140MHz Channel A, DC (LTM9002-LA) fIN = 15MHz Channel B, DC (LTM9002-LA) fIN = 15MHz GTEMP VIN Gain Temperature Drift Gain Matching Input Voltage Range for –1dBFS VIN = MAX, (Note 3) External Reference Both Channels, fIN = 140MHz (LTM9002-AA) Channel A, fIN = 15MHz (LTM9002-LA) Channel B, fIN = 15MHz (LTM9002-LA) VINCM RINDIFF Input Common Mode Voltage Range Differential Input Impedance Both Channels (LTM9002-AA) Channel A (LTM9002-LA) Channel B (LTM9002-LA) CINDIFF VOS Differential Input Capacitance Offset Error (Note 5) Offset Matching Offset Drift CMRR ISENSE IMODE tAP tJITTER Common Mode Rejection Ratio SENSE Input Leakage MODE Input Leakage Sample and Hold Acquisition Delay Time Sample-and-Hold Acquisition Delay Time Jitter 0V < SENSE < 1V 0V < MODE < VDD l l l l l ELECTRICAL CHARACTERISTICS MIN 25 19.4 7.5 TYP 26 25 20 19 8 7 1.5 5 100 200 800 MAX 27 20.6 8.5 UNITS dB dB dB dB dB dB mdB/°C mdB mVP-P mVP-P mVP-P 1 50 200 400 1 l 1.5 V Ω Ω Ω pF Includes Parasitic Including Amplifier and ADC Including Amplifier and ADC –3 –3 –5 0.3 0.3 ±10 50 5 mV mV μV/°C dB 3 3 0 0.2 μA μA ns psRMS CONVERTER CHARACTERISTICS SYMBOL ADC Characteristics Resolution (No Missing Codes) INL DNL Integral Linearity Error (Note 4) Differential Linearity Error PARAMETER The l indicates specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 3) CONDITIONS LTM9002-AA LTM9002-LA LTM9002-AA LTM9002-LA LTM9002-AA LTM9002-LA l l l l MIN 14 12 TYP MAX UNITS Bits Bits ±1.5 ±0.3 –1 –1 ±0.6 ±0.2 1 1 LSB LSB LSB LSB 9002f 3 LTM9002 DYNAMIC ACCURACY SYMBOL SNR PARAMETER Signal-to-Noise Ratio The l indicates specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. Input = –1dBFS. (Note 3) CONDITIONS 70MHz Input (Both Channels), LTM9002-AA 140MHz Input (Both Channels), LTM9002-AA 15MHz Input (Channel A), LTM9002-LA 15MHz Input (Channel B), LTM9002-LA l l l l l l l l l l l l MIN 61.5 67.7 68.5 67.5 75 72.7 74.2 78.8 79.8 60.7 67.1 67.9 TYP 66 66 69.9 71.1 82 76 86.2 85.5 90 90 88.5 90.7 66 66 69.7 70.8 77 73 77 –110 –110 MAX UNITS dBFS dBFS dBFS dBFS dBc dBc dBc dBc dBc dBc dBc dBc dBFS dBFS dBFS dBFS dBc dBc dBc dB dB SFDR Spurious Free Dynamic Range, 2nd or 3rd Harmonic 70MHz Input (Both Channels), LTM9002-AA 140MHz Input (Both Channels), LTM9002-AA 15MHz Input (Channel A), LTM9002-LA 15MHz Input (Channel B), LTM9002-LA SFDR Spurious Free Dynamic Range 4th or Higher 70MHz Input (Both Channels), LTM9002-AA 140MHz Input (Both Channels), LTM9002-AA 15MHz Input (Channel A), LTM9002-LA 15MHz Input (Channel B), LTM9002-LA S/(N+D) Signal-to-Noise Plus Distortion Ratio 70MHz Input (Both Channels), LTM9002-AA 140MHz Input (Both Channels), LTM9002-AA 15MHz Input (Channel A), LTM9002-LA 15MHz Input (Channel B), LTM9002-LA IMD3 Third Order Inter-Modulation Distortion; 1MHz Tone Spacing, Two Tones –7dBFS Crosstalk 70MHz Input, LTM9002-AA 140MHz Input, LTM9002-AA 15MHz Input, LTM9002-LA 140MHz Input, LTM9002-AA 15MHz Input, LTM9002-LA AUXILIARY DAC CHARACTERISTICS PARAMETER Resolution Monotonicity Full-Scale Range Settling Time Internal Reference ±0.024% (±1LSB at 12 Bits), No External Sense Capacitor CONDITIONS The l indicates specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Not applicable for LTM9002-LA) (Note 3) MIN l l TYP MAX UNITS Bits Bits 12 12 1.5 83.5 V μs The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. SYMBOL VIH VIL IIN CIN PARAMETER High Level Input Voltage Low Level Input Voltage Input Current Input Capacitance CONDITIONS VDD = 3V VDD = 3V VIN = 0V to VDD (Note 6) l l l DIGITAL INPUTS AND OUTPUTS MIN 2 TYP MAX UNITS V Logic Inputs (CLK, OE, ADCSHDN, MUX, CS/LD, SCK, SDI) 0.8 –10 3 10 V μA pF 9002f 4 LTM9002 The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. SYMBOL VIL VIH IIL IIH Logic Outputs OVDD = 3V COZ ISOURCE ISINK VOH VOL OVDD = 2.5V VOH VOL OVDD = 1.8V VOH VOL High Level Output Voltage Low Level Output Voltage IO = –200μA IO = 1.6mA 1.79 0.1 V V High Level Output Voltage Low Level Output Voltage IO = –200μA IO = 1.6mA 2.49 0.09 V V Hi-Z Output Capacitance Output Source Current Output Sink Current High Level Output Voltage Low Level Output Voltage OE = 3V (Note 6) VOUT = 0V VOUT = 3V IO = –10μA IO = –200μA IO = 10μA IO = 1.6mA l l DIGITAL INPUTS AND OUTPUTS PARAMETER Low Level Input Voltage High Level Input Voltage Input Low Current Input High Current CONDITIONS l l MIN TYP MAX 0.8 UNITS V V μA μA Logic Inputs (AMPSHDN) 2.4 0.5 1.4 3 AMPSHDN = 0.8V AMPSHDN = 2.4V l l 3 50 50 2.7 2.995 2.99 0.005 0.09 0.4 pF mA mA V V V V The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 7) SYMBOL PARAMETER VCC VDD OVDD ICC Amplifier and Auxiliary DAC Operating Supply Range ADC Analog Supply Voltage Output Supply Voltage Amplifier DAC Powered Up, Both Amplifiers Enabled, LTM9002-AA Both Amplifiers Enabled, LTM9002-LA ICC(SHDN) Amplifier Shutdown Supply Current IDD(ADC) ADC Supply Current AMPSHDN = 3V, DAC Powered Down LTM9002-AA LTM9002-LA PD(SHDN) ADC Shutdown Power (Each Channel) ADCSHDN = AMPSHDN = 3V, OE = 3V, No CLK PD(NAP) PD(AMP) PD(ADC) ADC Nap Mode Power (Each Channel) ADCSHDN = AMPSHDN = 3V, OE = 0V, No CLK Amplifier Power Dissipation ADC Power Dissipation DAC Powered Up, LTM9002-AA LTM9002-LA LTM9002-AA LTM9002-LA PD(TOTAL) Total Power Dissipation fSAMPLE = MAX, LTM9002-AA fSAMPLE = MAX, LTM9002-LA l l l l POWER REQUIREMENTS CONDITIONS l l l l l MIN 2.85 2.85 0.5 TYP 3.0 3.0 3.0 180 90 0.7 263 140 2 15 540 270 790 420 1329 690 MAX 3.4 3.5 3.6 207 120 313 159 UNITS V V V mA mA mA mA mA mW mW mW mW 939 477 mW mW mW mW 9002f 5 LTM9002 TIMING CHARACTERISTICS SYMBOL fS tL tH tL tH tAP tD tC tMD PARAMETER Sampling Frequency CLK Low Time CLK High Time CLK Low Time CLK High Time Absolute Aperture Delay CLK to DATA Delay CLK to CLKOUT Delay DATA to CLKOUT Skew MUX to DATA Delay DATA Access Time After OE↓ BUS Relinquish Time Pipeline Latency SPI Interface for Aux DACs, VDD = 2.7V to 3.6V t1 t2 t3 t4 t5 t6 t7 t10 SDI Valid to SCK Setup SDI Valid to SCK Hold SCK High Time SCK Low Time CS/LD Pulse Width LSB SCK High to CS/LD CS/LD Low to SCK High CS/LD High to SCK Positive Edge SCK Frequency 50% Duty Cycle Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: All voltage values are with respect to ground with GND and OGND wired together (unless otherwise noted). Note 3: OVDD = VCC = VDD = 3V, fSAMPLE = MAX, input range = VIN with differential drive, CLKA = CLKB, VINCM = 1.25V, AMPSHDN = ADCSHDN = 0V, unless otherwise noted. 4 4 9 9 10 7 7 7 50 ns ns ns ns ns ns ns ns MHz CL = 5pF (Note 6) CL = 5pF (Note 6) (tD – tC) (Note 6) CL = 5pF (Note 6) CL = 5pF (Note 6) (Note 6) l l l l l l The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 6) (Not applicable for LTM9002-LA) CONDITIONS LTM9002-AA LTM9002-LA Duty Cycle Stabilizer Off (Note 6), LTM9002-AA Duty Cycle Stabilizer On (Note 6), LTM9002-AA Duty Cycle Stabilizer Off (Note 6), LTM9002-AA Duty Cycle Stabilizer On (Note 6), LTM9002-AA Duty Cycle Stabilizer Off (Note 6), LTM9002-LA Duty Cycle Stabilizer On (Note 6), LTM9002-LA Duty Cycle Stabilizer Off (Note 6), LTM9002-LA Duty Cycle Stabilizer On (Note 6), LTM9002-LA l l l l l l l l l l MIN 1 1 3.8 3 3.8 3 7.3 5 7.3 5 1.4 1.4 –0.6 1.4 TYP MAX 125 65 UNITS MHz MHz ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns Cycles 4 4 4 4 7.7 7.7 7.7 7.7 0 2.7 2.7 0 2.7 4.3 3.3 5 500 500 500 500 500 500 500 500 5.4 5.4 0.6 5.4 10 8.5 Note 4: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band. Note 5: Offset error is the output code resulting when the inputs are shorted together. The output code is converted to millivolts. Note 6: Guaranteed by design, not subject to test. Note 7: VDD = 3V, fSAMPLE = MAX, input range = VIN with differential drive. The supply current and power dissipation are the sum total for both channels with both channels active. 9002f 6 LTM9002 TIMING DIAGRAMS Dual Digital Output Bus Timing tAP ANALOG INPUT N N+1 tH CLKA = CLKB tD D0-D13, OF N–5 tC CLKOUT 9002 TD01 N+2 N+3 N+4 N+5 tL N–4 N–3 N–2 N–1 N Multiplexed Digital Output Bus Timing tAPA ANALOG INPUT A A A+1 tAPB ANALOG INPUT B B B+1 tH CLKA = CLKB = MUX tL B+2 B+3 B+4 A+2 A+3 A+4 DA0-DA13 A–5 tD B–5 A–4 B–4 tMD A–3 B–3 A–2 B–2 A–1 DB0-DB13 B–5 tC A–5 B–4 A–4 B–3 A–3 B–2 A–2 B–1 CLKOUT 9002 TD02 9002f 7 LTM9002 TIMING DIAGRAMS Auxiliary DAC Timing t1 t2 SCK 1 t3 2 t4 3 23 t6 24 t10 SDI t5 CS/LD 9002 TD03 C3 t7 C2 C1 D1 D0 TYPICAL PERFORMANCE CHARACTERISTICS (LTM9002-AA) Differential Non-Linearity (DNL) vs Output Code 1.0 0.8 0.6 DNL ERROR (LSB) INL ERROR (LSB) 0.4 0.2 0 –0.2 –0.4 –0.6 –0.8 –1.0 0 4096 8192 12288 OUTPUT CODE 16384 9002 G01 Integral Non-Linearity (INL), Best Fit vs Output Code 4.0 3.0 2.0 SNR (dB) 1.0 0 –1.0 –2.0 –3.0 –4.0 0 4096 8192 12288 OUTPUT CODE 16384 9002 G02 SNR vs Frequency 72 71 70 69 68 67 66 65 64 63 62 1 10 100 IF FREQUENCY (MHz) 1000 9002 G03 Input Impedance vs Frequency 60 55 IMPEDANCE MAGNITUDE (Ω) 50 45 40 35 30 25 20 15 10 5 0 1 10 100 FREQUENCY (MHz) PHASE MAGNITUDE 10 9 8 IMPEDANCE PHASE (DEG) 7 6 5 4 3 2 1 0 –1 –2 1000 9002 G04 IF Frequency Response 0 –2 –4 AMPLITUDE (dBFS) –6 –8 –10 –12 –14 –16 –18 –20 1 10 100 IF FREQUENCY (MHz) 1000 9002 G05 9002f 8 LTM9002 TYPICAL PERFORMANCE CHARACTERISTICS (LTM9002-AA) 64k Point FFT, fIN = 70MHz, –1dBFS, SENSE = VDD 0 –10 –20 –30 AMPLITUDE (dBFS) –40 –50 –60 –70 –80 –90 –100 –110 –120 0 10 20 30 40 50 FREQUENCY (MHz) 60 9002 G06 64k Point 2-Tone FFT, fIN = 70MHz and fIN = 74MHz, –7dBFS Per Tone, SENSE = VDD 0 –10 –20 –30 AMPLITUDE (dBFS) –40 –50 –60 –70 –80 –90 –100 –110 –120 0 10 20 30 40 50 FREQUENCY (MHz) 60 9002 G07 64k Point FFT, fIN = 140MHz, –1dBFS, SENSE = VDD 0 –10 –20 –30 AMPLITUDE (dBFS) AMPLITUDE (dBFS) –40 –50 –60 –70 –80 –90 –100 –110 –120 0 10 20 30 40 50 FREQUENCY (MHz) 60 9002 G08 64k Point 2-Tone FFT, fIN = 136MHz and fIN = 140MHz, –7dBFS Per Tone, SENSE = VDD 0 –10 –20 –30 –40 –50 –60 –70 –80 –90 –100 –110 –120 0 10 20 30 40 50 FREQUENCY (MHz) 60 9002 G09 (LTM9002-LA) Differential Non-Linearity (DNL) vs Output Code 1.0 0.8 0.6 DNL ERROR (LSB) INL ERROR (LSB) 0.4 0.2 0 –0.2 –0.4 –0.6 –0.8 –1.0 0 1024 2048 3072 OUTPUT CODE 4096 9002 G10 Integral Non-Linearity (INL), Best Fit vs Output Code 0.5 0.4 0.3 0.2 SNR (dB) 0 1024 2048 3072 OUTPUT CODE 4096 9002 G11 SNR vs Frequency (Channel A) 72 71 70 69 68 67 66 65 64 63 62 1 10 IF FREQUENCY (MHz) 100 9002 G12 0.1 0 –0.1 –0.2 –0.3 –0.4 –0.5 9002f 9 LTM9002 TYPICAL PERFORMANCE CHARACTERISTICS SNR vs Frequency (Channel B) 72 71 IMPEDANCE MAGNITUDE (Ω) 70 69 SNR (dB) 68 67 66 65 64 63 62 1 10 IF FREQUENCY (MHz) 100 9002 G13 (LTM9002-LA) Input Impedance vs Frequency (Channel A) 200 175 150 125 100 75 50 PHASE 25 0 1 10 100 FREQUENCY (MHz) 1 0 1000 9002 G14 8 MAGNITUDE 7 IMPEDANCE PHASE (DEG) 6 5 4 3 2 Input Impedance vs Frequency (Channel B) 400 350 IMPEDANCE MAGNITUDE (Ω) 300 250 200 150 100 PHASE 50 0 1 10 100 FREQUENCY (MHz) 4 0 1000 9002 G15 IF Frequency Response 32 28 0 –2 IMPEDANCE PHASE (DEG) AMPLITUDE (dBFS) AMPLITUDE (dBFS) –4 –6 –8 –10 –12 –14 0.1 0 –10 –20 –30 –40 –50 –60 –70 –80 –90 –100 –100 1 10 IF FREQUENCY (MHz) 100 9002 G16 64k Point FFT, fIN = 15MHz, –1dBFS, SENSE = VDD (Channel A) MAGNITUDE 24 20 16 12 8 –120 0 5 10 15 20 25 FREQUENCY (MHz) 30 35 9002 G17 64k Point FFT, fIN = 15MHz, –1dBFS, SENSE = VDD (Channel B) 0 –10 –20 –30 AMPLITUDE (dBFS) AMPLITUDE (dBFS) –40 –50 –60 –70 –80 –90 –100 –100 –120 0 5 10 15 20 25 FREQUENCY (MHz) 30 35 9002 G18 64k Point 2-Tone FFT, fIN = z and fIN = 15MHz, –7dBFS Per Tone, SENSE = VDD (Channel A) 0 –10 –20 –30 –40 –50 –60 –70 –80 –90 –100 –100 –120 0 5 10 15 20 25 FREQUENCY (MHz) 30 35 9002 G19 64k Point 2-Tone FFT, fIN = 14MHz and fIN = 15MHz, –7dBFS Per Tone, SENSE = VDD (Channel B) 0 –10 –20 –30 AMPLITUDE (dBFS) –40 –50 –60 –70 –80 –90 –100 –100 –120 0 5 10 15 20 25 FREQUENCY (MHz) 30 35 9002 G20 9002f 10 LTM9002 PIN FUNCTIONS Supply Pins GND (Pins A1-2, A5-7, B2-4, B6, C2-3, C6, D1-3, D5-7, D9-10, E5-6, E9-10, F1-2, F5-7, F9-10, G2-3, G6, H2-4, H6, J1-2, J5-7): ADC Power Ground. OGND (Pins A12, C9, G9, J12): Output Driver Ground. OVDD (Pins B12, H12): Positive supply for the ADC output drivers. The specified operating range is 0.5V to 3.6V. OVDD is internally bypassed to OGND. VCC (Pins E3, E4): Amplifier and Auxiliary DAC Power Supply. The specified operating range is 2.85V to 3.465V. The voltage on this pin provides power for the amplifier stage and auxiliary DACs only and is internally bypassed to GND. Note that LTM9002-LA does not have auxiliary DACs. VDD (Pins E7, E8): Analog 3V Supply for ADC. The specified operating range is 2.7V to 3.6V. VDD is internally bypassed to GND. Analog Inputs CLKA (Pin A3): Channel A ADC Clock Input. The input sample starts on the positive edge. CLKB (Pin A4): Channel B ADC Clock Input. The input sample starts on the positive edge. DNC1 (Pin H5): Do Not Connect. These pins are used for testing and should not be connected on the PCB. They should be soldered to unconnected pads and should be well isolated. The DNC pins connect to the signal path prior to the ADC inputs; therefore, care should be taken to keep other signals away from these sensitive nodes. DNC1 connects near the channel A positive differential analog input. DNC2 (Pin G5): Do Not Connect. These pins are used for testing and should not be connected on the PCB. They should be soldered to unconnected pads and should be well isolated. The DNC pins connect to the signal path prior to the ADC inputs; therefore, care should be taken to keep other signals away from these sensitive nodes. DNC2 connects near the channel A negative differential analog input. DNC3 (Pin C5): Do Not Connect. These pins are used for testing and should not be connected on the PCB. They should be soldered to unconnected pads and should be well isolated. The DNC pins connect to the signal path prior to the ADC inputs; therefore, care should be taken to keep other signals away from these sensitive nodes. DNC3 connects near the channel B positive differential analog input. DNC4 (Pin B5): Do Not Connect. These pins are used for testing and should not be connected on the PCB. They should be soldered to unconnected pads and should be well isolated. The DNC pins connect to the signal path prior to the ADC inputs; therefore, care should be taken to keep other signals away from these sensitive nodes. DNC4 connects near the channel B negative differential analog input. DNC5 (Pin G4): Do Not Connect. This pin is used for testing and should not be connected on the PCB. It should be soldered to an unconnected pad and should be well isolated. This is a test point for the auxiliary DAC channel A voltage output. DNC6 (Pin C4): Do Not Connect. This pin is used for testing and should not be connected on the PCB. It should be soldered to an unconnected pad and should be well isolated. This is a test point for the auxiliary DAC channel B voltage output. INA– (Pin G1): Channel A Negative (Inverting) Amplifier Input. INA+ (Pin H1): Channel A Positive (Noninverting) Amplifier Input. INB– (Pin C1): Channel B Negative (Inverting) Amplifier Input. INB+ (Pin B1): Channel B Positive (Noninverting) Amplifier Input. 9002f 11 LTM9002 PIN FUNCTIONS Control Pins ADCSHDNA (Pin G7): Channel A Shutdown Mode Selection Pin. Connecting ADCSHDNA to GND and OEA to GND results in normal operation with the outputs enabled. Connecting ADCSHDNA to GND and OEA to VDD results in normal operation with the outputs at high impedance. Connecting ADCSHDNA to VDD and OEA to GND results in nap mode with the outputs at high impedance. Connecting ADCSHDNA to VDD and OEA to VDD results in sleep mode with the outputs at high impedance. ADCSHDNB (Pin C7): Channel B Shutdown Mode Selection Pin. Connecting ADCSHDNB to GND and OEB to GND results in normal operation with the outputs enabled. Connecting ADCSHDNB to GND and OEB to VDD results in normal operation with the outputs at high impedance. Connecting ADCSHDNB to VDD and OEB to GND results in nap mode with the outputs at high impedance. Connecting ADCSHDNB to VDD and OEB to VDD results in sleep mode with the outputs at high impedance. AMPSHDNA (Pin E1): Power Shutdown Pin for Channel A Amplifier. This pin is a logic input referenced to analog ground. AMPSHDN = low results in normal operation. AMPSHDN = high results in powered down amplifier with a 0. However, the overall differential gain is affected by the source impedance in Figure 7: AV = | VOUT/VIN | = (500/(RS + ZIN/2) The noise performance of the amplifier also depends upon the source impedance and termination. For example, an input 1:4 transformer in Figure 5 improves the input noise figure by adding 6dB gain at the inputs. A trade-off between gain and noise is obvious when constant noise figure circle and constant gain circle are plotted within the input Smith Chart, based on which users can choose the optimal source impedance for a given gain and noise requirement. SENSE Pin Operation The internal voltage reference can be configured for two pin-selectable input ranges of 0.1V (±50mV differential) or 0.5V (±25mV differential) for LTM9002-AA. Tying the SENSE pin to VDD selects the higher range; tying the SENSE pin to 1.5V selects the lower range. For other versions of LTM9002, the input span is either 2VP-P divided by the gain or 1VP-P divided by the gain. An external reference can be used by applying its output directly or through a resistive divider to SENSE. It is not recommended to drive the SENSE pin with a logic device. The SENSE pin should be tied to the appropriate level as close to the converter as possible. The SENSE pin is internally bypassed to ground with a 1μF ceramic capacitor. Input Range The input range can be set based on the application. The 0.1V input range (LTM9002-AA) will provide the best SNR performance while maintaining excellent SFDR. The lower input range will have slightly better SFDR performance, but the SNR will degrade by 5dB. See the Typical Performance Characteristics section. Adjusting the Full-Scale Input Range To trim the full-scale range of one channel to match that of the other channel, first set the desired range for both channels by applying an external reference to SENSEA and SENSEB as shown in Figure 8. Set the DAC codes to approximately match the external reference voltage. Apply a full-scale voltage to the input of each channel. Read the output of both channels and adjust the setting for the DAC of one channel until the desired channel matching has been achieved. The adjustment range and step size depends on the resistor values chosen for or the source resistance of the external reference circuit. The external reference is connected to the SENSE pin which has 10k (±1%) series impedance with the internal DAC voltage. For the circuit shown in Figure 8, the step size is 76μV and the code representing 1V is 0xAAB (0.666748 decimal). In this example, the SENSE voltage trim range is from approximately 0.79V to 1.1V including offset and gain errors. Therefore, the effective input span can be trimmed from ±39.6mV to 55.2mV with a step size of 3.8μV. However, it is not recommended to 9002f 21 LTM9002 APPLICATIONS INFORMATION exceed ±50mV. The internal 1000pF capacitor provides a corner frequency of 64kHz when used with the 2.5k external resistor. An additional 0.1μF bypass capacitor may be required at the SENSE pin. The auxiliary DACs can be used without an external reference in applications that are not sensitive to close-in phase noise such as CCD imaging or oversampling of low amplitude signals. Without an external reference, the DAC step size will be 366μV at the SENSE pin which results in a 18μV step for the input span. In this case, the SENSE pin may be bypassed with 0.1μF capacitor. The auxiliary DACs must be subsequently set each time the LTM9002 is powered up. Driving the Clock Inputs The CLK inputs can be driven directly with a CMOS or TTL level signal. A sinusoidal clock can also be used along with a low-jitter squaring circuit before the CLK pin (Figure 9). The noise performance of the ADC can depend on the clock signal quality as much as on the analog input. Any noise present on the CLK signal will result in additional aperture jitter that will be RMS summed with the inherent ADC aperture jitter. In applications where jitter is critical, such as when digitizing high input frequencies, use as large an amplitude as possible. Also, if the ADC is clocked with a sinusoidal signal, filter the CLK signal to reduce wideband noise and distortion products generated by the source. LTM9002 RANGE SELECT 1.5V REFERENCE REF 1.25V 2.5k REF BUFFER 1000pF 1V (OPEN CIRCUIT, 4k THEVENIN RESISTANCE) SENSE 10k 10k DAC SDI SCK CS/LD 9002 F08 Figure 8. Using an External Reference CLEAN SUPPLY 4.7μF FERRITE BEAD 0.1μF SINUSOIDAL CLOCK INPUT 0.1μF 1k CLK 50Ω 1k NC7SVU04 LTM9002 9002 F09 Figure 9. Sinusoidal Single-Ended CLK Driver 9002f 22 LTM9002 APPLICATIONS INFORMATION It is recommended that CLKA and CLKB are shorted together and driven by the same clock source. If a small time delay is desired between when the two channels sample the analog inputs, CLKA and CLKB can be driven by two different signals. If this time delay exceeds 1ns, the performance of the part may degrade. CLKA and CLKB should not be driven by asynchronous signals. Figure 10 and Figure 11 show alternatives for converting a differential clock to the single-ended CLK input. The use of a transformer provides no incremental contribution to phase noise. The LVDS or PECL to CMOS translators provide little degradation below 70MHz, but at 140MHz will degrade the SNR compared to the transformer solution. The nature of the received signals also has a large bearing on how much SNR degradation will be experienced. For high crest factor signals such as WCDMA or OFDM, where the nominal power level must be at least 6dB to 8dB below full-scale, the use of these translators will have a lesser impact. The transformer in the example may be terminated with the appropriate termination for the signaling in use. The use of a transformer with a 1:4 impedance ratio may be desirable in cases where lower voltage differential signals are considered. The center tap may be bypassed to ground through a capacitor close to the ADC if the differential signals originate on a different plane. The use of a capacitor at the input may result in peaking, and depending on transmission line length may require a 10Ω to 20Ω series resistor to act as both a lowpass filter for high frequency noise that may be induced into the clock line by neighboring digital signals, as well as a damping mechanism for reflections. Maximum and Minimum Conversion Rates The maximum conversion rate for the LTM9002-AA is 125Msps and the LTM9002-LA is 65Msps. The lower limit of the sample rate is determined by the droop of the sample-and-hold circuits. The pipelined architecture of this ADC relies on storing analog signals on small valued capacitors. Junction leakage will discharge the capacitors. The specified minimum operating frequency for the LTM9002 is 1Msps. 4.7μF FERRITE BEAD CLEAN SUPPLY 0.1μF ETC1-1T CLK 100Ω LTM9002 DIFFERENTIAL CLOCK INPUT 5pF TO 30pF CLK LTM9002 9002 F11 9002 F10 0.1μF IF LVDS USE FIN1002 OR FIN1018. FOR PECL, USE AZ1000ELT21 OR SIMILAR FERRITE BEAD VCM Figure 10. CLK Driver Using an LVDS or PECL to CMOS Converter Figure 11. LVDS or PECL CLK Driver Using a Transformer 9002f 23 LTM9002 APPLICATIONS INFORMATION Clock Duty Cycle Stabilizer An optional clock duty cycle stabilizer circuit ensures high performance even if the input clock has a non 50% duty cycle. Using the clock duty cycle stabilizer is recommended for most applications. To use the clock duty cycle stabilizer, the MODE pin should be connected to 1/3VDD or 2/3VDD using external resistors. This circuit uses the rising edge of the CLK pin to sample the analog input. The falling edge of CLK is ignored and the internal falling edge is generated by a phase-locked loop. The input clock duty cycle can vary from 40% to 60% and the clock duty cycle stabilizer will maintain a constant 50% internal duty cycle. If the clock is turned off for a long period of time, the duty cycle stabilizer circuit will require a hundred clock cycles for the PLL to lock onto the input clock. For applications where the sample rate needs to be changed quickly, the clock duty cycle stabilizer can be disabled. If the duty cycle stabilizer is disabled, care should be taken to make the sampling clock have a 50% (±5%) duty cycle. DIGITAL OUTPUTS Table 6 shows the relationship between the analog input voltage, the digital data bits, and the overflow bit. Note that OF is high when an overflow or underflow has occurred on either channel A or channel B. Table 6. Output Codes vs Input Voltage, 100mV Input Span IN+ – IN– (SENSE = VDD) ≥ 50mV OF 1 0 0 0 0 0 0 0 0 1 D13 - D0 (OFFSET BINARY) 11 1111 1111 1111 11 1111 1111 1111 11 1111 1111 1110 10 0000 0000 0001 10 0000 0000 0000 01 1111 1111 1111 01 1111 1111 1110 00 0000 0000 0001 00 0000 0000 0000 00 0000 0000 0000 D13 - D0 (2’S COMPLEMENT) 01 1111 1111 1111 01 1111 1111 1111 01 1111 1111 1110 00 0000 0000 0001 00 0000 0000 0000 11 1111 1111 1111 11 1111 1111 1110 10 0000 0000 0001 10 0000 0000 0000 10 0000 0000 0000 DATA FROM LATCH OE OGND PREDRIVER LOGIC Digital Output Modes Figure 12 shows an equivalent circuit for a single output buffer. Each buffer is powered by OVDD and OGND, isolated from the ADC power and ground. The additional N-channel transistor in the output driver allows operation down to low voltages. The internal resistor in series with the output makes the output appear as 50Ω to external circuitry and may eliminate the need for external damping resistors. As with all high speed/high resolution converters the digital output loading can affect the performance. The digital outputs of the ADC should drive a minimal capacitive load to avoid possible interaction between the digital outputs and sensitive input circuitry. For full-speed operation, the capacitive load should be kept under 10pF . Lower OVDD voltages will also help reduce interference from the digital outputs. LTM9002 OVDD VDD VDD 0.1μF OVDD 43Ω TYPICAL DATA OUTPUT 0.5V TO 3.6V 9002 F12 Figure 12. Digital Output Buffer 0.000000V ≤ –50mV 9002f 24 LTM9002 APPLICATIONS INFORMATION Data Format Using the MODE pin, the ADC parallel digital output can be selected for offset binary or 2’s complement format. Note that MODE controls both channel A and channel B. Connecting MODE to GND or 1/3 VDD selects straight binary output format. Connecting MODE to 2/3 VDD or VDD selects 2’s complement output format. An external resistive divider can be used to set the 1/3 VDD or 2/3 VDD logic values. Table 7 shows the logic states for the MODE pin. Table 7. MODE Pin Function MODE PIN 0 1/3VDD 2/3VDD VDD OUTPUT FORMAT Straight Binary Straight Binary 2’s Complement 2’s Complement CLOCK DUTY CYCLE STABILIZER Off On On Off OVDD can be powered with any voltage from 500mV up to 3.6V, independent of VDD. OGND can be powered with any voltage from GND up to 1V and must be less than OVDD. The logic outputs will swing between OGND and OVDD. Output Enable The outputs may be disabled with the output enable pin, OE. OE high disables all data outputs including OF The . data access and bus relinquish times are too slow to allow the outputs to be enabled and disabled during full-speed operation. The output Hi-Z state is intended for use during test or initialization. Channels A and B have independent output enable pins (OEA, OEB.) Sleep and Nap Modes The converter may be placed in shutdown or nap modes to conserve power. Connecting ADCSHDN to GND results in normal operation. Connecting ADCSHDN to VDD and OE to VDD results in sleep mode, which powers down all circuitry including the reference and the ADC typically dissipates 1mW. When exiting sleep mode, it will take 700μs to 1ms for the output data to become valid because the reference capacitors have to recharge and stabilize. Connecting ADCSHDN to VDD and OE to GND results in nap mode and the ADC typically dissipates 30mW. In nap mode, the on-chip reference circuit is kept on, so that recovery from nap mode is faster than that from sleep mode, typically taking 100 clock cycles. In both sleep and nap modes, all digital outputs are disabled and enter the Hi-Z state. Channels A and B have independent ADCSHDN pins (ADCSHDNA, ADCSHDNB.) Channel A is controlled by ADCSHDNA and OEA, and channel B is controlled by ADCSHDNB and OEB. The nap, sleep and output enable modes of the two channels are completely independent, so it is possible to have one channel operating while the other channel is in nap or sleep mode. Digital Output Multiplexer The digital outputs of the ADC can be multiplexed onto a single data bus. The MUX pin is a digital input that swaps the two data busses. If MUX is high, channel A comes out on DAx; channel B comes out on DBx. If MUX is low, 9002f Overflow Bit For LTM9002-AA, when OF outputs a logic high the converter is either overranged or underranged on channel A or channel B. Note that both channels share a common OF pin. OF is disabled when channel A is in sleep or nap mode. For LTM9002-LA, OFA and OFB indicate either condition for the respective channel. Output Clock The LTM9002-AA has a delayed version of the CLKB input available as a digital output, CLKOUT. The falling edge of the CLKOUT pin can be used to latch the digital output data. CLKOUT is disabled when channel B is in sleep or nap mode. Output Driver Power Separate output power and ground pins allow the output drivers to be isolated from the analog circuitry. The power supply for the digital output buffers, OVDD, should be tied to the same supply that powers the logic being driven. For example, if the converter drives a DSP powered by a 1.8V supply, then OVDD should be tied to that same 1.8V supply. 25 LTM9002 APPLICATIONS INFORMATION the output busses are swapped and channel A comes out on DBx; channel B comes out on DAx. To multiplex both channels onto a single output bus, connect MUX, CLKA and CLKB together (see the Timing Diagram for the multiplexed mode.) The multiplexed data is available on either data bus – the unused data bus can be disabled with its OE pin. Supply Sequencing The VCC pin provides the supply to the amplifier and the auxiliary DAC while the VDD pin provides the supply to the ADC. The amplifier, ADC and the DAC are separate integrated circuits within the LTM9002; however, there are no supply sequencing considerations beyond standard practice. It is recommended that the amplifier, ADC and DAC all use the same low noise, 3.0V supply, but VCC may be operated from a different voltage level if desired. Both rails can operate from the same 3.0V linear regulator but place a ferrite bead between the VCC and VDD pins. Separate linear regulators can be used without additional supply sequencing circuitry if they have common input supplies. Grounding and Bypassing The LTM9002 requires a printed circuit board with a clean unbroken ground plane; a multilayer board with an internal ground plane is recommended. The pinout of the LTM9002 has been optimized for a flow-through layout so that the interaction between inputs and digital outputs is minimized. A continuous row of ground pads facilitate a layout that ensures that digital and analog signal lines are separated as much as possible. The LTM9002 is internally bypassed with the ADC, (VDD) and amplifier and DAC (VCC) supplies returning to a common ground (GND). The digital output supply (OVDD) is returned to OGND. Additional bypass capacitance is optional and may be required if power supply noise is significant. The differential inputs should run parallel and close to each other. The input traces should be as short as possible to minimize capacitance and to minimize noise pickup. Heat Transfer Most of the heat generated by the LTM9002 is transferred through the bottom-side ground pads. For good electrical and thermal performance, it is critical that all ground pins are connected to a ground plane of sufficient area with as many vias as possible. Recommended Layout The high integration of the LTM9002 makes the PC board layout very simple and easy. However, to optimize its electrical and thermal performance, some layout considerations are still necessary. • Use large PCB copper areas for ground. This helps to dissipate heat in the package through the board and also helps to shield sensitive on-board analog signals. Common ground (GND) and output ground (OGND) are electrically isolated on the LTM9002, but can be connected on the PCB underneath the part to provide a common return path. • Use multiple ground vias. Using as many vias as possible helps to improve the thermal performance of the board and creates necessary barriers separating analog and digital traces on the board at high frequencies. • Separate analog and digital traces as much as possible, using vias to create high-frequency barriers. This will reduce digital feedback that can reduce the signal-to-noise ratio (SNR) and dynamic range of the LTM9002. The quality of the paste print is an important factor in producing high yield assemblies. It is recommended to use a type 3 or 4 printing no-clean solder paste. The solder stencil design should follow the guidelines outlined in Application Note 100. The LTM9002 employs gold-finished pads for use with Pb-based or tin-based solder paste. It is inherently Pb-free and complies with the JEDEC (e4) standard. The materials declaration is available online at http://www.linear. com/leadfree/mat_dec.jsp. 9002f 26 LTM9002 PACKAGE DESCRIPTION LGA Package 108-Lead (15mm × 11.25mm × 2.32mm) (Reference LTC DWG # 05-08-1757 Rev Ø) DETAIL A aaa Z 15 BSC X Y 2.22 – 2.42 13.97 BSC J H G MOLD CAP 11.25 BSC 0.27 – 0.37 1.95 – 2.05 // bbb Z Z 1.27 BSC D C B A PADS SEE NOTES 3 DETAIL B 6.985 5.715 4.445 3.175 1.905 0.635 0.000 0.635 1.905 3.175 4.445 5.715 6.985 0.630 ±0.025 SQ. 108x eee S X Y 12 11 10 9 8 7 6 5 4 3 2 1 DIA (0.635) PAD 1 SUBSTRATE 10.16 BSC F E 0.22 × 45° CHAMFER PAD 1 CORNER 4 aaa Z DETAIL B PACKAGE TOP VIEW PACKAGE BOTTOM VIEW 5.080 3.810 2.540 1.270 0.000 1.270 2.540 3.810 DETAIL A NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994 2. ALL DIMENSIONS ARE IN MILLIMETERS 3 4 LAND DESIGNATION PER JESD MO-222, SPP-010 DETAILS OF PAD #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE PAD #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE COMPONENT PIN “A1” LTMXXXXXX μModule 5.080 SUGGESTED PCB LAYOUT TOP VIEW TRAY PIN 1 BEVEL PACKAGE IN TRAY LOADING ORIENTATION LGA 108 0707 REV Ø 5. PRIMARY DATUM -Z- IS SEATING PLANE 6. THE TOTAL NUMBER OF PADS: 108 SYMBOL TOLERANCE 0.15 aaa 0.10 bbb 0.05 eee 9002f Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights. 27 LTM9002 RELATED PARTS PART NUMBER LT1994 LTC2205 LTC2206 LTC2207 LTC2208 LTC2240-12 LTC2241-12 LTC2242-12 LTC2248 LTC2249 LTC2254 LTC2255 LTC2282 LTC2283 LTC2284 LTC2285 LTC2293 LTC2294 LTC2295 LTC2296 LTC2297 LTC2298 LTC2299 LT5557 LT5575 LTC6400-8/LTC6400-14/ LTC6400-20/LTC6400-26 LTC6401-8/LTC6401-14/ LTC6401-20/LTC6401-26 DESCRIPTION Low Noise, Low Distortion Fully Differential Input/ Output Amplifier/Driver 16-Bit, 65Msps ADC 16-Bit, 80Msps ADC 16-Bit, 105Msps ADC 16-Bit, 130Msps ADC 12-Bit, 170Msps, 2.5V ADC, LVDS Outputs 12-Bit, 210Msps, 2.5V ADC, LVDS Outputs 12-Bit, 250Msps, 2.5V ADC, LVDS Outputs 14-Bit, 65Msps ADC 14-Bit, 80Msps ADC 14-Bit, 105Msps ADC 14-Bit, 125Msps ADC Dual 12-Bit, 105Msps ADC Dual 12-Bit, 125Msps ADC Dual 14-Bit, 105Msps ADC Dual 14-Bit, 125Msps ADC Dual 12-Bit, 65Msps ADC Dual 12-Bit, 80Msps ADC Dual 14-Bit, 10Msps ADC Dual 14-Bit, 25Msps ADC Dual 14-Bit, 40Msps ADC Dual 14-Bit, 65Msps ADC Dual 14-Bit, 80Msps ADC 400MHz to 3.8GHz 3.3V High Linearity Downconverting RF Mixer 800MHz to 2.7GHz High Linearity Direct Conversion Quadrature Demodulator Low Noise, Low Distortion Differential Amplifier for 300MHz IF Fixed Gain of 8dB, 14dB, 20dB or 26dB , Low Noise, Low Distortion Differential Amplifier for 140MHz IF Fixed Gain of 8dB, 14dB, 20dB or 26dB , COMMENTS Low Distortion: –94dBc at 1MHz 530mW, 79dB SNR, 100dB SFDR 725mW, 77.9dB SNR, 100dB SFDR 900mW, 77.9dB SNR, 100dB SFDR 1250mW, 77.7dB SNR, 100dB SFDR 445mW, 65.6dB SNR, 80dB SFDR, 64-Pin QFN 585mW, 65.6dB SNR, 80dB SFDR, 64-Pin QFN 745mW, 65.6dB SNR, 80dB SFDR, 64-Pin QFN 210mW, 74dB SNR, 5mm × 5mm QFN 230mW, 73dB SNR, 5mm × 5mm QFN 320mW, 72.5dB SNR, 88dB SFDR, 5mm × 5mm QFN 395mW, 72.4dB SNR, 88dB SFDR, 5mm × 5mm QFN 540mW, 70.1dB SNR, 88dB SFDR, 64-Pin QFN 790mW, 70.2dB SNR, 88dB SFDR, 64-Pin QFN 540mW, 72.4dB SNR, 88dB SFDR, 64-Pin QFN 790mW, 72.4dB SNR, 88dB SFDR, 64-Pin QFN 410mW, 71dB SNR, 9mm × 9mm QFN 445mW, 70.6dB SNR, 9mm × 9mm QFN 120mW, 74.4dB SNR, 9mm × 9mm QFN 150mW, 74dB SNR, 9mm × 9mm QFN 240mW, 74dB SNR, 9mm × 9mm QFN 410mW, 74dB SNR, 9mm × 9mm QFN 445mW, 73dB SNR, 9mm × 9mm QFN 24.7dBm IIP3 at 1.9GHz, NF = 11.7dB, Single-Ended RF and LO Ports, 3.3V Supply 60dBm IIP2 at 1.9GHz, NF = 12.7dB, Low DC Offsets 3V, 90mA, 39.5dBm OIP3 at 300MHz, 6dB NF 3V, 45mA, 45.5dBm OIP3 at 140MHz, 6dB NF 9002f 28 Linear Technology Corporation (408) 432-1900 ● LT 0509 • PRINTED IN USA 1630 McCarthy Blvd., Milpitas, CA 95035-7417 FAX: (408) 434-0507 ● www.linear.com © LINEAR TECHNOLOGY CORPORATION 2009
LTM9002 价格&库存

很抱歉,暂时无法提供与“LTM9002”相匹配的价格&库存,您可以联系我们找货

免费人工找货