FPGA and SoC Product Catalog
Lowest Power, Proven Security, and Exceptional Reliability
Flash FPGAs
Flash SoC FPGAs
I N T E G R AT I O N
Military FPGAs
Automotive FPGAs
Design Tools
Development Kits
Solutions
Intellectual Property
Broad Range FPGA Supplier (1-500K LE)
Features
Logic Elements
Transceiver Rate
I/O Speeds
DSP (18x18 Multipliers)
Max RAM
Processor Option
On-board Flash
Family Type
2
SmartFusion
ProASIC3, IGLOO
SmartFusion2
IGLOO2
PolarFire
100 - 30K
5K - 150K
100K - 480K
--
1-5 Gbps
250 Mbps-12.7 Gbps
400 Mbps LVDS
667 Mbps DDR3
750 Mbps LVDS
1600 Mbps DDR4
1.6 Gbps LVDS
--
240
1480
144 Kb
5 Mb
33 Mb
Hard 100 MHz
ARM Cortex-M3
Hard 166 MHz
ARM Cortex-M3
Soft RISC-V
Soft RISC-V
Soft ARM Cortex-M1
Hard Crypto Processor
Up to 512 KB code store
Up To 512 KB code store
56 KB secure NVM
CPLD Replacements
Smallest Packages
Low Density FPGAs with more resources
and lowest power
Mid-Range Density FPGAs
Lowest Power, Cost Optimized
Microsemi FPGAs and SoC FPGAs
Whether you’re designing at the board or system level, Microsemi’s SoC FPGAs and low-power FPGAs are your best choice.
The unique, flash-based technology of Microsemi FPGAs and their history of reliability sets them apart from traditional FPGAs.
Design with Microsemi’s FPGAs and SoC FPGAs for today’s rapidly-growing consumer and portable medical device markets, or
tomorrow’s environmentally friendly data centers, industrial controls, and military and commercial aircraft. Only Microsemi can meet
the power, size, cost, and reliability targets that reduce time-to-market and enable long-term profitability.
Product Highlights
PolarFire FPGA
• Award winning cost optimized, lowest power
mid-range density FPGA
• 100K to 500K LEs
• Transceivers up to 12.7 Gbps
4
SmartFusion®2 SoC FPGA
• 166 MHz ARM® Cortex®-M3 processor
• 5K to 150K logic elements
• PCIe Gen2 hard IP and complete microcontroller
subsystem
7
IGLOO®2 FPGA
• The most feature-rich low-density FPGA
• 5K to 150K logic elements
• High-performance memory subsystem
8
IGLOO FPGA
•
•
•
•
100 to 35K logic elements
Ideal for CPLD replacement
Smallest package options
High I/O-to-logic ratio
9
ProASIC®3 FPGA
• 100 to 35K logic elements
• Ideal for CPLD replacement
• Smallest package options
12
SmartFusion SoC FPGA
• 100 MHz ARM Cortex-M3 processor
• Up to 6K logic elements, analog processing
15
Military Products
• Military FPGA with up to 150K logic elements
• Best-in-class security
• Industry’s most reliable FPGAs
16
Automotive-Grade Products
• AEC-Q 100 T1 and T2 devices
• 1K to 90K logic elements
17
Design Tools
• Design software for Microsemi FPGAs and SoC FPGAs
18
Development Kits
• PolarFire based evaluation boards
• IGLOO2 & SmartFusion2 based kits
20
Imaging and Video Solutions
• FMC based evaluation boards & IP
24
Motor Control Solutions
• Complete solution including evaluation board, IP
and software
25
Intellectual Property Cores
• Microsemi intellectual property designed and optimized
for use with Microsemi FPGAs
26
For the latest device information, valid ordering codes, and details regarding previous generations of flash FPGAs,
visit www.microsemi.com/fpga-soc or consult the corresponding product datasheets.
3
PolarFire FPGAs
PolarFire Cost-optimized FPGAs Deliver the Lowest Power at Mid-range Densities
As a true broad-range FPGA supplier, Microsemi offers FPGA
product families spanning 1K to 500K logic elements (LEs).
Microsemi extends its non-volatile FPGA leadership with the
PolarFire family of cost-optimized FPGAs. PolarFire FPGAs deliver
up to 50% lower power than equivalent SRAM FPGAs. The
devices are ideal for a wide range
of applications within wireline
access networks and cellular
infrastructure, defense and
commercial aviation markets, as
well as industrial automation and
IoT markets.
The devices offer unprecedented capabilities while
maintaining all the advantages
traditionally associated with nonvolatile FPGAs such as the lowest
static power, security, and single
event upset (SEU) immunity.
Cost-optimized Architecture
Power Optimization
• Transceiver performance optimized for 12.7 Gbps, which
yields smaller size
• The lowest static power—28nm non-volatile process yields
very low static power
• Architecture and process optimizations for specific
bandwidths (10 Gbps–40 Gbps) at specific densities
• Optimized for 12.7 Gbps, which yields the lowest power
• 1.6 Gbps I/Os—best-in-class hardened I/O gearing logic
with CDR (supports SGMII/GbE links on these GPIOs)
• High-performance, best-in-class hardened security IP in
mid-range devices
• Low power modes—Flash*Freeze yields best-in-class
standby power
• Integrated hard IP—DDR PHY, PCIe endpoint/root port,
crypto processor
• Total power (static and dynamic)—up to 50% lower power
Solving Key Market Issues
Communications
• Significantly improved network
capacity and coverage with limited
spectrum and CAPEX
• Delivers 4K video
• Lower OPEX
• IoT growth with minimal energy
consumption
• Lower physical and carbon footprint
4
Defense
Industrial
• Anti-tamper for Foreign Military
Sales (FMS)
• Increased networking of factory
automation
• Increasing automation in vehicles
and weaponry
• M2M—growth of additional sensors
and nodes
• Enhancing operator situational
awareness
• Rise of cloud services requiring
decentralized, secure computing
• Battlefield portability and increased
mission life
• Portability becoming more prevalent
• Increased cybersecurity
• Functional safety
• Supply chain security
• Cyber security threats
PolarFire Architecture
PolarFire FPGAs Deliver Up to 500K Logic Elements, 12.7G Transceivers at 50% Lower Power
• High-speed serial connectivity with
built-in multi-gigabit/multi-protocol
transceivers from 250 Mbps to 12.7 Gbps
• Up to 481K logic elements consisting
of a 4-input look-up table (LUT) with a
fractureable D-type flip-flop
• Up to 33 Mbits of RAM
Reliability Features
• SEU immune FPGA configuration cells
• Up to 1480 18x18 multiply accumulate
blocks with hardened pre-adders
• Integrated dual PCIe for up to x4 Gen 2
endpoint (EP) and root port (RP) designs
• High-speed I/O (HSIO) supporting
up to 1600 Mbps DDR4, 1333 Mbps
DDR3L, and 1333 Mbps LPDDR3/DDR3
memories with integrated I/O gearing
• General purpose I/O (GPIO)
supporting 3.3 V built-in CDR to
support SGMII for serial gigabit
Ethernet, 1067 Mbps DDR3, and
1600 Mbps LVDS I/O speed with
integrated I/O gearing logic
Security Features
• Built-in SECDED and memory
interleaving on LSRAMs
• Cryptography Research Incorporated
(CRI)-patented differential power
analysis (DPA) bitstream protection
• Integrated Athena TeraFire EXP5200B
Crypto Co-processor, Suite
B-capable
• System controller suspend mode
for safety-critical designs
• Integrated physically unclonable
function (PUF)
• Digest integrity check for FPGA,
μPROM, and sNVM
• 56 Kbytes of secure eNVM (sNVM)
• True random number generator
• Built-in tamper detectors and
countermeasures
• CRI DPA countermeasure pass
through license
5
PolarFire FPGAs
Cyber Security is the #1 Concern for Connected Devices on the Network Edge
It is not enough for today’s demanding applications to meet the functional requirements of their design—they must do so in a
secured way. Security starts during silicon manufacturing and continues through system deployment and operations. Microsemi’s
PolarFire FPGAs represent the industry’s most advanced secure programmable FPGAs.
Microsemi Security Leadership
Security Advantage
Low Density
Microsemi
Prevent overbuilding and cloning
Full design IP protection
Root of trust
Secure data communications
Anti-tamper
Competition
Microsemi
Competition
N/A
N/A
N/A
N/A
N/A
Best
Security
in the
Industry
N/A
Weak
N/A
Weak
N/A
Best
Low-density
Security
“The number of IoT sensors is expected to approach 30 billion
in 5 years – and each unit is a potential entry point for cybercriminals” – The Economist Intelligence Unit, 4/11/2016
Mid-Range
“Some call cybercrime the greatest transfer of wealth in human
history” – The Center of Strategic and International Studies,
July 2013, The Economic Impact of Cybercrime
Feature and Packaging Overview of the PolarFire FPGA Family
PolarFire FPGAs
Features
FPGA
fabric
MPF100T
MPF300T
MPF500T
Logic elements (4 LUT + DFF)
109
192
300
481
Math blocks (18 x 18 MACC)
336
588
924
1480
LSRAM blocks (20 kbits)
352
616
952
1520
µSRAM blocks (64 x 12)
1008
1764
2772
4440
Total RAM (Mbits)
7.6
13.3
20.6
33
µPROM (Kbits, 9-bit bus)
297
297
459
513
User DLLs/PLLs
8
8
8
8
250 Mbps to 12.7 Gbps transceiver lanes
8
16
16
24
Highspeed I/O
PCIe Gen2 endpoints/root ports
Total I/Os
Total user I/Os
Packaging
Type/size/pitch
FCSG325
(11 mm x 11 mm, 11 mm x 14.5 mm*, 0.5 mm)
2
2
2
2
284
368
512
584
Total user I/Os (HSIO/GPIO)/transceivers
170(84/86)/4
FCSG536 (16 mm x 16 mm, 0.5 mm)
FCVG484 (19 mm x 19 mm, 0.8 mm)
284(120/164)/4
FCG484 (23 mm x 23 mm, 1.0 mm)
244(96/148)/8
FCG784 (29 mm x 29 mm, 1.0 mm)
FCG1152 (35 mm x 35 mm, 1.0 mm)
Devices in the same package and family type are pin-compatible.
*Wider package dimension applies to the MPF200 device only.
6
MPF200T
170(84/86)/4*
300(120/180)/4
300(120/180)/4
284(120/164)/4
284(120/164)/4
244(96/148)/8
244(96/148)/8
368(132/236)/16 388(156/232)/16 388(156/232)/16
512(276/236)/16 584(324/260)/24
S m a r t Fu s i o n 2 SoC FPGAs
More Resources in Low-Density Devices with ARM Cortex-M3 Processor
SmartFusion2 SoC FPGAs deliver more resources in low-density devices with low power requirements, proven security, and
exceptional reliability. These devices are ideal for general purpose functions such as Gigabit Ethernet or dual-PCI Express control
planes, bridging functions, input/output (I/O) expansion and conversion, video/image processing, system management, and secure
connectivity. Microsemi SoC FPGAs are used by customers in Communications, Industrial, Medical, Defense, and Aviation markets.
• Embedded ARM Cortex-M3
microcontroller subsystem (MSS)
• PCIe Gen2 endpoints starting at
10K logic elements
• Embedded DDR3 memory controllers
• Instant-on
• Small packages
• Zero FIT FPGA configuration cells
• 1 mW in Flash*Freeze mode
• SECDED memory protection
• NRBG, AES-256, SHA-256, ECC
cryptographic engine
• User physically unclonable function
(PUF)
• CRI DPA pass-through license
SmartFusion2 Devices
SmartFusion2 Devices
Features
M2S005
M2S010
M2S025
M2S050
M2S060
M2S090
M2S150
Maximum logic elements (4LUT + DFF)
6,060
12,084
27,696
56,340
56,520
86,184
146,124
Mathblocks (18 × 18)
11
22
34
72
72
84
240
Fabric interface controllers (FICs)
Logic/DSP
1
PLLs and CCCs
2
1
2
Security
AES256, SHA256, RNG, ECC, PUF
Yes
eNVM (KB)
128
256
512
eSRAM (KB)
64
eSRAM (KB) non-SECDED
80
CAN, 10/100/1000 Ethernet, HS USB
1 each
Multi-mode UART, SPI, I2C, timer
Fabric memory
8
AES256, SHA256, RNG
Cortex-M3 + instruction cache
MSS
2
6
2 each
LSRAM 18K blocks
10
21
31
69
109
uSRAM 1K blocks
11
22
34
72
112
240
Total RAM (kbits)
191
400
592
1,314
2,074
4,488
DDR controllers (count × width)
1 × 18
SERDES lanes
High-speed
User I/O
0
2 × 36
1 × 18
2 x 36
8
4
16
4
PCIe endpoints
0
MSIO (3.3 V)
115
236
1
2
123
157
139
4
271
309
292
MSIOD (2.5 V)
28
40
62
40
106
DDRIO (2.5 V)
66
70
176
76
176
Total user I/Os
209
233
267
377
387
425
574
I/Os per Package
Package Options
Package type
FCS(G)325
VF(G)256
FCS(G)536
0.5
0.8
0.5
11 × 11
14 × 14
16 × 16
Pitch (mm)
Length × width (mm)
Device
I/O
Lanes
I/O
Lanes
I/O
FCV(G)484
TQ(G)144
FG(G)484
FG(G)676
FG(G)896
0.5
1.0
1.0
1.0
1.0
20 × 20
23 × 23
27 × 27
31 × 31
35 × 35
0.8
Lanes
161
M2S005 (S)
VF(G)400
17 × 17
I/O
Lanes
19 × 19
I/O
Lanes
171
I/O
Lanes
I/O
84
209
84
Lanes
I/O
Lanes
138
2
195
4
233
4
138
2
207
4
267
4
2
207
4
267
4
200
2
207
4
267
4
387
4
180
4
267
4
425
4
M2S010 (S/T/TS)
M2S025 (T/TS)
180
2
M2S050 (T/TS)
200
M2S060 (T/TS)
M2S090 (T/TS)
M2S150 (T/TS)
Notes:
1. M2S090 FCSG325 package dimension are 11 × 13.5.
293
4
248
4
2. Highlighted devices can migrate vertically in the same package.
I/O
Lanes
377
8
FC(G)1152
I/O
Lanes
574
16
3. (G) indicates that the package is RoHS 6/6 compliant/Pb-free.
www.microsemi.com/products/fpga-soc/soc-fpga/smartfusion2
7
I G L O O 2 FPGAs
More Resources in Low-Density Devices with High-Performance Memory Subsystem
IGLOO2 FPGAs deliver more resources in low-density devices with low power requirements, proven security, and exceptional
reliability. These devices are ideal for general purpose functions such as Gigabit Ethernet or dual-PCI Express control planes,
bridging functions, input/output (I/O) expansion and conversion, video/image processing, system management, and secure
connectivity. Microsemi FPGAs are used by customers in Communications, Industrial, Medical, Defense, and Aviation markets.
• High-performance
memory subsystem
• Embedded DDR3 memory controllers
• Instant-on
• PCIe Gen2 endpoints starting
at 10K logic elements
• SECDED memory protection
• Zero FIT FPGA configuration cells
• 1 mW in Flash*Freeze mode
• CRI DPA pass-through license
• NRBG, AES-256, SHA-256,
ECC cryptographic engine
• User physically unclonable
function (PUF)
• Small packages
IGLOO2 Devices
IGLOO2 Devices
Features
M2GL005
M2GL010
M2GL025
M2GL050
M2GL060
M2GL090
M2GL150
Maximum logic elements (4LUT + DFF)
6,060
12,084
27,696
56,340
56,520
86,184
146,124
Mathblocks (18 × 18)
11
22
34
72
72
84
240
PLLs and CCCs
Logic/DSP
2
6
SPI/HPDMA/PDMA
Fabric interface controllers (FICs)
1
Data security
Memory
2
1
AES256, SHA256, RNG
2
AES256, SHA256, RNG, ECC, PUF
eNVM (KB)
128
256
LSRAM 18K blocks
10
21
31
69
109
512
236
uSRAM 1K blocks
11
21
34
72
112
240
1826
2586
5000
eSRAM (KB)
64
Total RAM (kbits)
703
912
DDR controllers (count × width)
1104
1 × 18
2 × 36
1 × 18
2 × 36
8
4
16
SERDES lanes
0
4
PCIe endpoints
0
1
MSIO (3.3 V)
115
MSIOD (2.5 V)
28
40
62
40
106
DDRIO (2.5 V)
66
70
176
76
176
Total user I/Os
209
Commercial (C), Industrial (I), Military (M)
C, I
High-speed
User I/O
Grades
8
1 each
2
123
157
233
139
267
4
271
377
309
387
292
425
574
C, I, M
Notes:
1. Total logic may vary based on utilization of DSP and memories in your design. Please see the IGLOO2 and SmartFusion2 Fabric User Guide for details. 2. Feature availability is package dependent.
I/Os per Package
Package Options
Package type
FCS(G)325
Device
0.5
0.8
0.5
14x14
16x16
I/O
Lanes
I/O
Lanes
I/O
VF(G)400
FCV(G)484
TQ(G)144
0.5
1.0
1.0
1.0
1.0
19x19
20x20
23x23
27x27
31x31
35x35
0.8
Lanes
161
M2GL005 (S)
17x17
I/O
Lanes
I/O
Lanes
171
I/O
Lanes
FG(G)484
I/O
84
209
84
Lanes
FG(G)676
I/O
Lanes
138
2
195
4
233
4
138
2
207
4
267
4
2
207
4
267
4
200
2
207
4
267
4
387
4
180
4
267
4
425
4
M2GL010 (S/T/TS)
M2GL025 (T/TS)
180
2
M2GL050 (T/TS)
200
M2GL060 (T/TS)
M2GL090 (T/TS)
M2GL150 (T/TS)
Notes:
1. M2GL090 FCS325 package dimension are 11 x 13.5.
8
FCS(G)536
11x11
Pitch (mm)
Length × width (mm)
VF(G)256
293
4
248
I/O
Lanes
377
8
4
2. Highlighted devices can migrate vertically in the same package.
www.microsemi.com/products/fpga-soc/fpga/igloo2-fpga
FG(G)896
3. (G) indicates that the package is RoHS 6/6 compliant/Pb-free
FC(G)1152
I/O
Lanes
574
16
IGLOO Family: IGLOO/e FPGAs
The Ideal Low-Power, Programmable Solution for CPLD Replacement
The IGLOO family of reprogrammable and full-featured flash FPGAs is designed to meet the low-power and area requirements of
today’s portable electronics. Based on nonvolatile flash technology, the 1.2 V to 1.5 V operating voltage family offers the industry’s
lowest power consumption—as low as 5 µW. The IGLOO family supports up to 35K logic elements with up to 504 kbits of true dualport SRAM, up to six embedded PLLs, and up to 620 user I/Os. Low-power applications that require 32-bit processing can use
the ARM Cortex-M1 processor without license fees or royalties in M1 IGLOO devices. Developed specifically for implementation in
FPGAs, Cortex-M1 devices offer an optimal balance between performance and size to minimize power consumption.
• Low-power FPGAs
• 1.2 V core and I/O voltage
• Flash*Freeze technology for
low power consumption
• Instant-on
• AES-protected in-system
programming (ISP)
• User nonvolatile FlashROM
IGLOO/e Devices
IGLOO devices
AGL030
AGL060 AGL125
Features
ARM-Enabled
IGLOO1 devices
Logic
Fabric memory
AGL250
AGL400
M1AGL250
AGL600
AGL1000
AGLE600
M1AGL600 M1AGL1000
AGLE3000
M1AGLE3000
Logic elements (approximate)
330
700
1,500
3,000
5,000
7,000
11,000
7,000
35,000
System gates
30,000
60,000
125,000
250,000
400,000
600,000
1,000,000
600,000
3,000,000
VersaNet globals3
6
18
18
18
18
18
18
18
18
Flash*Freeze mode (typical, μW)
5
10
16
24
32
36
53
49
137
AES-protected ISP1
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Integrated PLLs with CCC2
1
1
1
1
1
1
6
6
RAM (1,024 bits)
18
36
36
54
108
144
108
504
4
8
8
12
24
32
24
112
FlashROM kbits (1,024 bits)
RAM blocks (4,608 bits)
1
1
1
1
1
1
1
1
1
I/O banks
2
2
2
4
4
4
4
8
8
Maximum user I/Os
81
96
133
143
194
235
300
270
620
User I/O
Notes:
1. AES is not available for Cortex-M1 IGLOO devices.
2. AGL060 in CS121 does not support the PLL.
3. Six chip (main) and twelve quadrant global networks are available for AGL060 devices and above.
I/Os per Package
I/O Package
QNG48
UCG81
CSG81
CS(G)121
VQ(G)100
CS(G)196
FG(G)144
FG(G)2563
CS(G)281
FG(G)4843
Pitch (mm)
0.4
0.4
0.5
0.5
0.5
0.5
1.0
1.0
0.5
1.0
Length × Width
(mm)
6×6
4×4
5×5
6×6
16 × 16
8×8
13 × 13
17 × 17
10 × 10
23 × 23
AGL030
Single-end I/O
34
66
66
AGL060
Single-end I/O
97
IGLOO/e
Devices
77
71
AGL125
Single-end I/O
71
133
AGL250/
M1AGL250
Single-end I/O2
68
1431
Differential I/O
13
351
AGL400
96
Single-end I/O2
143
178
Differential I/O
35
38
AGL600/
M1AGL600
Single-end I/O
97
177
215
Differential I/O
25
43
53
AGL1000/
M1AGL1000
Single-end I/O
97
177
215
300
25
44
53
74
AGLE600
AGLE3000/
M1AGLE3000
2
2
Differential I/O
Single-end I/O
165
2
Differential I/O
79
Single-end I/O2
341
Differential I/O
168
Notes:
1. The M1AGL250 device does not support CS196 package.
2. Each used differential pair reduces the number of single-end I/Os available by two.
3. FG256 and FG484 are footprint-compatible packages.
www.microsemi.com/products/fpga-soc/fpga/igloo-e
9
IGLOO Family: IGLOO nano FPGAs
The Industry’s Lowest-Power, Smallest-Size Solution
IGLOO nano products offer groundbreaking possibilities in power, size, lead-times, operating temperature ranges, and cost.
Available in logic densities from 100–3K logic elements, 1.2 V to 1.5 V IGLOO nano devices have been designed for high-volume
applications where power and size are the key decision criteria. IGLOO nano devices are perfect ASIC or ASSP replacements, yet
retain the historical FPGA advantages of flexibility and quick time-to-market in low-power and small footprint profiles.
• Ultra low power in Flash*Freeze
mode, as low as 2 µW
• Small footprint packages from
14 mm × 14 mm to 3 mm × 3 mm
• Enhanced commercial temperature
• Enhanced I/O features
• ISP and security
• 1.2 V to 1.5 V single
voltage operation
• Embedded SRAM
and non-volatile memory (NVM)
• Instant-on
IGLOO nano Devices
IGLOO nano Devices
Logic
Features
AGLN010
AGLN020
AGLN125
AGLN250
Logic elements (approximate)
100
200
700
1,500
3,000
System gates
10,000
20,000
60,000
125,000
250,000
VersaNet globals
4
4
18
18
18
Flash*Freeze mode (typical, μW)
2
4
AES-protected ISP
10
16
24
Yes
Yes
Yes
Integrated PLL in CCCs1
1
1
1
RAM kbits (1,024 bits)
18
36
36
4,608-bit blocks
4
8
8
Fabric memory
User I/O
AGLN060
FlashROM kbits (1,024 bits)
1
1
1
1
1
I/O banks
2
3
2
2
4
Maximum user I/Os (packaged device)
34
52
71
71
68
Notes:
1. AGLN060, AGLN125 and AGLN250 in the CS(G)81 package do not support PLLs.
I/Os per Package
I/O Packages
Pitch (mm)
Length × width (mm)
AGLN010
UCG36
QNG48
QNG68
CSG81
VQ(G)1002
0.4
0.4
0.4
0.5
0.5
3×3
6×6
8×8
5×5
16 × 16
23
34
49
52
AGLN020
AGLN060
60
71
AGLN125
60
71
AGLN250
60
68
Notes:
1. IGLOO nano devices do not support differential I/Os.
10
2. (G) indicates that the package is RoHS 6/6 compliant/Pb-free.
www.microsemi.com/products/fpga-soc/fpga/igloo-nano
IGLOO Family: IGLOO PLUS FPGAs
The Low-Power FPGA with Enhanced I/O Capabilities
IGLOO PLUS products deliver low power consumption and enhanced I/Os in a feature-rich programmable device, offering more I/
Os per logic element than IGLOO devices, and supporting independent Schmitt trigger inputs, hot-swapping, and Flash*Freeze bus
hold. Ranging from 330–1.5K logic elements, 1.2V to 1.5V IGLOO PLUS devices have been optimized to meet the needs of I/Ointensive, power-conscious applications that require exceptional features.
• I/O-optimized FPGA
• Low power in Flash*Freeze mode,
as low as 5 µW
• Small footprint and
low-cost packages
• 1.2 V to 1.5 V single
voltage operation
• AES-protected ISP
• Reprogrammable
flash technology
• Embedded SRAM NVM
• Instant-on
IGLOO PLUS Devices
IGLOO PLUS Devices
Features
Logic
AGLP030
AGLP060
Logic elements (approximate)
330
7,000
1,500
System gates
30,000
60,000
125,000
VersaNet globals
6
18
18
Flash*Freeze mode (typical, μW)
5
10
16
Yes
Yes
AES-protected ISP
Integrated PLL in CCCs
1
1
RAM (1,024 bits)
18
36
1
4
8
FlashROM kbits (1,024 bits)
4,608-bit blocks
1
1
1
I/O banks
4
4
4
Maximum user I/Os (packaged device)
120
157
212
Fabric memory
User I/O
AGLP125
Notes:
1. AGLP060 in CS(G)201 does not support the PLL.
I/Os per Package
I/O Package
CS(G)201
CS(G)281
CS(G)289
Pitch (mm)
0.5
0.5
0.8
0.4
Length × width (mm)
8×8
10 × 10
14 × 14
22 × 22
AGLP030
Single-end I/O
120
120
AGLP060
Single-end I/O
157
157
AGLP125
Single-end I/O
IGLOO PLUS Devices
Notes:
1. IGLOO Plus devices do not support differential I/Os.
212
VQ(G)128
VQ(G)176
101
137
212
2. (G) indicates that the package is RoHS 6/6 compliant/Pb-free.
www.microsemi.com/products/fpga-soc/fpga/igloo-plus
11
ProASIC3 Family: ProASIC3/E FPGAs
Low-Density CPLD Replacement FPGA
The ProASIC3 series of flash FPGAs offers a breakthrough in power, performance, density, and features for today’s most demanding
high-volume applications. ProASIC3 devices support the ARM Cortex-M1 processor, offering the benefits of programmability and
time-to-market at low cost. ProASIC3 devices are based on nonvolatile flash technology and support 330–35K logic elements
and up to 620 high-performance I/Os. For automotive applications, selected ProASIC3 devices are qualified to AEC-Q100 and are
available with AEC T1 screening and PPAP documentation.
• 1.5 V single voltage operation
• Instant-on
• Advanced I/O standards
• 350 MHz system performance
• Configuration memory error immune
• Secure ISP
ProASIC3/E Devices
ProASIC3/E
Devices
A3P030 A3P0602 A3P1252
ARM Cortex-M1
Devices
Logic
Fabric memory
A3P400
A3P600
A3P10002 A3PE600
M1A3P250 M1A3P400 M1A3P600 M1A3P1000
A3PE1500
A3PE3000
M1A3PE1500
M1A3PE3000
Logic elements
(approximate)
330
700
1,500
3,000
5,000
7,000
11,000
7,000
16,000
35,000
System gates
30,000
60,000
125,000
250,000
400,000
600,000
1,000,000
600,000
1,500,000
3,000,000
VersaNet globals3
6
18
18
18
18
18
18
18
18
18
AES-protected ISP1
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Integrated PLL in
CCCs
1
1
1
1
1
1
6
6
6
RAM (1,024 bits)
18
36
36
54
108
144
108
270
504
4,608-bit blocks
4
8
8
12
24
32
24
60
112
1
1
1
1
1
1
1
1
1
FlashROM kbits
(1,024 bits)
User I/O
A3P2502
Features
1
I/O banks
2
2
2
4
4
4
4
8
8
8
Maximum user I/Os
81
96
133
157
194
235
300
270
444
620
Notes:
1. AES is not available for ARM Cortex-M1 ProASIC3 devices.
2. Available as automotive “T” grade
3. Six chip (main) and three quadrant global networks are available for A3P060 and above.
I/Os per Package
ProASIC3
I/O Type
QNG48
QNG68
VQ(G)100
TQ(G)144
PQ(G)208
FG(G)144
FG(G)256
FG(G)324
FG(G)484
FG(G)676
FG(G)896
Pitch (mm)
0.4
0.4
0.5
0.5
0.5
1.0
1.0
1.0
1.0
1.0
1.0
20 × 20
30.6 × 30.6
13 × 13
17 × 17
19 × 19
23 × 23
27 × 27
31 × 31
Length × width (mm)
6×6
8×8
16 × 16
A3P030
Single-end I/O
34
49
77
A3P060
Single-end I/O
71
91
A3P125
Single-end I/O
71
100
A3P250/
M1A3P250
Single-end I/O
68
97
Differential I/O
13
24
38
A3P400/
M1A3P400
Single-end I/O
151
97
178
Differential I/O
34
25
38
A3P600/
M1A3P600
Single-end I/O
154
97
177
Differential I/O
35
25
43
60
A3P1000/
M1A3P1000
Single-end I/O
154
97
177
300
Differential I/O
35
25
A3PE600
Single-end I/O
Differential I/O
97
157
235
44
74
165
270
79
135
A3PE1500/
M1A3PE1500
Single-end I/O
147
280
444
Differential I/O
65
139
222
A3PE3000/
M1A3PE3000
Single-end I/O
147
221
341
620
Differential I/O
65
110
168
310
Notes:
1. (G) indicates that the package is RoHS 6/6 compliant/Pb-free.
12
96
133
www.microsemi.com/products/fpga-soc/fpga/proasic3-e
ProASIC3 Family: ProASIC3 nano FPGAs
Low-Density CPLD Replacement FPGA with Small Package Footprint
Microsemi’s innovative ProASIC3 nano devices bring a new level of value and flexibility to high-volume markets. When measured
against the typical project metrics of performance, cost, flexibility, and time-to-market, ProASIC3 nano devices provide an attractive
alternative to ASICs and ASSPs in fast-moving or highly competitive markets. Customer-driven total-system cost reduction was a
key design criteria for the ProASIC3 nano program. Single-chip implementation and a broad selection of small footprint packages
contribute to lower total system costs.
• 1.5 V core for low power
• Configuration memory error immune
• Enhanced I/O features
• 350 MHz system performance
• Enhanced commercial temperature
• ISP and security
ProASIC3 nano Devices
ProASIC3 nano Devices
Logic
Fabric memory
User I/O
Features
A3PN010
A3PN020
A3PN060
A3PN125
A3PN250
Logic elements (approximate)
100
200
700
1,500
3,000
System gates
10,000
20,000
60,000
125,000
250,000
VersaNet globals
4
4
18
18
18
AES-protected ISP
Yes
Yes
Yes
Integrated PLL in CCCs
1
1
1
RAM (1,024 bits)
18
36
36
4,608-bit blocks
4
8
8
FlashROM kbits (1,024 bits)
1
1
1
1
1
I/O banks
2
3
2
2
4
Maximum user I/Os (packaged device)
34
49
71
71
68
I/Os per Package
I/O Packages
Pitch (mm)
Length × width (mm)
A3PN010
QNG48
QNG68
VQ(G)1001
0.4
0.4
0.5
6×6
8×8
16 × 16
34
49
A3PN020
A3PN060
71
A3PN125
71
A3PN250
68
Notes:
1. (G) indicates that the package is RoHS 6/6 compliant/Pb-free.
2. ProASIC3 nano devices do not support differential I/Os.
www.microsemi.com/products/fpga-soc/fpga/proasic3-nano
13
ProASIC3 Family: ProASIC3L FPGAs
Low-Density, Low-Power CPLD Replacement FPGA
ProASIC3L FPGAs feature lower dynamic and static power requirements than the previous generation of ProASIC3 FPGAs, and
lower power requirements by orders of magnitude than SRAM competitors, combining dramatically reduced power consumption
with up to 350 MHz operation. The ProASIC3L family also supports the free implementation of an FPGA-optimized 32-bit ARM
Cortex-M1 processor, enabling system designers to select the Microsemi flash FPGA solution that best meets their speed and
power requirements, regardless of application or volume. Optimized software tools using power-driven layout (PDL) provide instant
power reduction capabilities.
• Low power 1.2 V to 1.5 V
core operation
• Up to 350 MHz
system performance
• Configuration memory error immune
• ISP and security
• 700 Mbps DDR, LVDS
capable I/Os
• Flash*Freeze technology
for low power
ProASIC3L Low-Power Devices
ProASIC3L Devices
Features
A3P1000L
A3PE3000L
M1A3P600L
M1A3P1000L
M1A3PE3000L
7,000
11,000
35,000
System gates
600,000
1,000,000
3,000,000
Logic
VersaNet globals
18
18
18
AES-protected ISP2
Yes
Yes
Yes
Integrated PLL in CCCs3
1
1
6
RAM (1,024 bits)
108
144
504
4,608-bit blocks
24
32
112
FlashROM kbits (1,024 bits)
1
1
1
I/O banks
4
4
8
Maximum user I/Os (packaged
device)
235
300
620
Fabric memory
User I/O
A3P600L
Logic elements (approximate)
ARM Cortex-M1 Devices
1
Notes:
1. Refer to the Cortex-M1 product brief for more information. 2. AES is not available for Cortex-M1 ProASIC3L devices.
3. For the A3PE3000L, the PQ208 package has six CCCs and two PLLs.
I/Os per Package
ProASIC3L
Devices
I/O Type
PQ(G)208
FG(G)144
FG(G)256
FG(G)324
FG(G)484
FG(G)896
Pitch (mm)
0.5
1.0
1.0
1.0
1.0
1.0
Length × width
(mm)
30.6 × 30.6
13 × 13
17 × 17
19 × 19
23 × 23
31 × 31
A3P600L/
M1A3P600L
Single-end I/O
97
Differential I/O
25
A3P1000L/
M1A3P1000L
Single-end I/O
97
177
25
44
A3PE3000L/
M1A3PE3000L
Single-end I/O
147
221
341
620
Differential I/O
65
110
168
310
Differential I/O
Notes:
1. (G) indicates that the package is RoHS 6/6 compliant/Pb-free.
14
www.microsemi.com/products/fpga-soc/fpga/proasic3l
235
60
SmartFusion SoC FPGAs
SmartFusion SoCs integrate an FPGA fabric, an ARM Cortex-M3 processor, and a programmable analog compute engine (ACE),
offering full customization, IP protection, and ease-of-use. Based on Microsemi’s proprietary flash process, SmartFusion SoCs are
ideal for hardware and embedded designers who need a true system-on-chip that gives more flexibility than traditional fixed-function
microcontrollers without the excessive cost of soft processor cores on traditional FPGAs.
• Available in commercial, industrial,
and military grades
• Hard 100 MHz 32-bit ARM
Cortex-M3 CPU
• 10/100 Ethernet MAC
• 8-channel DMA controller
• Two peripherals of each type:
SPI, I2C, UART, and 32-bit timers
• Integrated analog-to-digital
converters (ADCs) and digitalto-analog converters (DACs)
with 1 % accuracy
• Up to 512 KB flash and
64 KB SRAM
• Multi-layer AHB communications
matrix with up to 16 Gbps
throughput
• External memory controller (EMC)
• Up to ten 15 ns high-speed
comparators
• Analog compute engine (ACE)
offloads CPU from analog
processing
• On-chip voltage, current, and
temperature monitors
• Up to 35 analog I/Os and
169 digital GPIOs
SmartFusion Devices
SmartFusion Devices
Logic
Microcontroller
subsystem (MSS)
Programmable
analog
Features
A2F200
A2F500
Logic elements (approximate)
System gates
RAM blocks (4,608 bits)
Flash (KB)
SRAM (KB)
Cortex-M3 with
memory protection unit (MPU)
10/100 Ethernet MAC
External memory controller (EMC)
DMA
I2C
SPI
16550 UART
32-bit timer
PLL
32 kHz low power oscillator
100 MHz on-chip RC oscillator
Main oscillator (32 KHz to 20 MHz)
ADCs (8-/10-/12-bit SAR)
DACs (12-bit sigma-delta)
Signal conditioning blocks (SCBs)
Comparators3
Current monitors3
Temperature monitors3
Bipolar high voltage monitors3
2,000
200,000
8
256
64
6,000
500,000
24
512
64
Yes
Yes
Yes
26-bit address, 16-bit data
8 Ch
2
2
2
2
1
1
1
1
2
2
4
8
4
4
8
Yes
26-bit address, 16-bit data1
8 Ch
2
2
2
2
22
1
1
1
34
34
54
104
54
54
104
Notes:
1. Not available on A2F500 for the PQ208 package and A2F060 for the TQ144 package.
2. Two PLLs are available in CS288 and FG484, one PLL in FG256 and PQ208.
3. These functions share I/O pins and may not all be available at the same time. See the “Analog Front-End Overview” section in the SmartFusion Programmable Analog User’s Guide for details.
4. Available on FG484 only. PQ208, FG256 and CS288 packages offer the same programmable analog capabilities as A2F200.
Package I/Os: MSS + FPGA I/Os
Device
A2F2002
A2F5002
Pitch (mm)
PQ(G)208
0.5
CS(G)288
0.5
FG(G)256
1.0
FG(G)484
1.0
PQ(G)208
0.5
CS(G)288
0.5
FG(G)256
1.0
FG(G)484
1.0
Length × width (mm)
30.6 × 30.6
11 × 11
17 × 17
23 × 23
30.6 × 30.6
11 × 11
17 × 17
23 × 23
8
16
24
1
22
66
113
8
16
24
2
31
78
135
8
16
24
2
25
66
117
8
16
24
2
41
94
161
8
16
24
1
22
663
113
8
16
24
2
31
78
135
8
16
24
2
25
66
117
12
20
32
3
41
128
204
Direct analog inputs
Shared analog inputs1
Total analog input
Total analog output
MSS I/Os5
FPGA I/Os
Total I/Os
Notes:
1. There are no LVTTL-capable direct inputs available on A2F060 devices.
2. These pins are shared between direct analog inputs to the ADCs and voltage/current/temperature monitors.
3. EMC is not available on the A2F500, PQ208, and A2F060 TQ144 package.
4. 10/100 Ethernet MAC is not available for A2F060.
5. 16 MSS I/Os are multiplexed and can be used as FPGA I/Os, if not required for MSS. These I/Os support Schmitt triggers, and support only LVTTL and LVCMOS (1.5 V/1.8 V/2.5 V/3.3 V) standards.
6. (G) indicates that the package is RoHS 6/6 compliant/Pb-free.
www.microsemi.com/products/fpga-soc/soc-fpga/smartfusion
15
Military Products
FPGAs for Military Applications
For over 25 years, Microsemi has been the leader for high reliability defense applications. Microsemi FPGAs are qualified to Mil Std
883 Class B and QML class Q. Based on flash architecture, Microsemi offers the industry’s most reliable and low-power FPGAs and
SoC FPGAs. Military grade FPGAs are available in IGLOO2, ProASICPlus, and ProASIC3/EL device families, and SoC FPGAs are
available in SmartFusion2, SmartFusion, and Fusion device families. In addition to the advantages of the mainstream FPGAs, SoC
FPGAs have an embedded ARM Cortex-M3 microcontroller on-chip. SmartFusion and Fusion devices integrate configurable analog
peripherals to yield a true system-on-chip solution.
• Tested for high reliability at temperature
range of –55º C to 125º C
• Product longevity
• PCI Express Gen1 endpoints
• SECDED memory protection
• Instant-on
• Built-in tamper detection and
zeroization capability
• Small packages
• ISO-9001 and AS-9100-certified
quality management system
• NRBG, AES-256, SHA-256, and ECC
cryptographic engine
• Zero FIT FPGA configuration cells
• User physically unclonable
function (PUF)
• CRI DPA pass-through license
• Lowest-power operation
• Embedded ARM Cortex-M3
microcontroller subsystem
Military SmartFusion2 and IGLOO2 I/Os per Package
Package Options
Package Type
FG(G)484
Pitch (mm)
Length × width (mm)
FC(G)1152
1.0
1.0
23 × 23
35 × 35
Device
I/O
Lanes
M2S010/M2GL010 (T/TS)
233
4
M2S025/M2GL025 (T/TS)
267
4
M2S050/M2GL050 (T/TS)
267
4
M2S060/M2GL060 (T/TS)
267
4
M2S090/M2GL090 (T/TS)
267
4
M2S150/M2GL150 (T/TS)
I/O
Lanes
574
16
Notes:
1. Can migrate vertically in the same package.
2. Gold wire bonds are available for the FG484 package by appending X399 to the part number when ordering (for example, M2S090 (T/TS)-1FG484MX399).
3. All the packages are available with lead and lead free. (G) indicates that the package is RoHS 6/6 compliant/Pb-free.
Military SmartFusion, ProASIC3, and Fusion I/Os per Package
Devices
A3P250
A3PE600L
A3P1000/M1A3P1000
A3PE3000L/M1A3PE3000L
AFS600
AFS1500
A2F060
A2F500
I/O Type
VQ(G)100
PQ(G)208
FG(G)144
FG(G)256
FG(G)484
Pitch (mm)
0.5
0.5
1.0
1.0
1.0
1.0
Length × width (mm)
16 × 16
30.6 × 30.6
13 × 13
17 × 17
23 × 23
31 × 31
Single-end I/O
68
Differential I/O
13
Single-end I/O
270
Differential I/O
135
Single-end I/O
154
97
177
Differential I/O
35
25
44
300
74
Single-end I/O
341
620
Differential I/O
168
310
Single-end I/O
119
172
Differential I/O
58
86
Single-end I/O
119
223
Differential I/O
58
109
Analog I/O
16
FPGA I/O
66
MSS I/O
26
Analog I/O
26
35
FPGA I/O
66
128
MSS I/O
25
41
Notes:
1. (G) indicates that the package is RoHS 6/6 compliant/Pb-free.
16
FG(G)896
www.microsemi.com/products/fpga-soc/military-temperature
Automotive-Grade Products
Microsemi offers dedicated automotive-grade devices with various densities, features, footprints, and temperature grades. All
devices and packages are AEC-Q100-qualified and tested at extended temperatures. PPAP documentation is available for
ProASIC3 devices on request.
Family
Logic Elements
Temperature Range
Maximum User I/Os
Maximum SERDES
IGLOO21
6K to 86K
Grade 1 (–40 °C to 135 °C)
Grade 2 (–40 °C to 125 °C)
Up to 425
41
SmartFusion2
6K to 86K
Grade 2 (–40 °C to 125 °C)
Up to 425
4
700K to 11K
Grade 1 (–40 °C to 135 °C)
Grade 2 (–40 °C to 115 °C)
Up to 300
Not available
ProASIC3
Notes:
1. SERDES is only supported in the IGLOO2 devices with Grade 2 temperature range, not on Grade 1 temperature range.
ProASIC3 Package Options
Features
A3P060
A3P125
A3P250
A3P1000
0.5
1
1
1
16 × 16
13 × 13
17 × 17
23 × 23
Device
I/O
I/O
I/O
I/O
A3P060
71
96
A3P125
71
97
A3P250
68/13
97/24
97/25
177/44
300/74
VFG2561
VFG4001
FGG4841
FGG6761
0.8
0.8
1
1
14 × 14
17 × 17
23 × 23
27 × 27
Pitch (mm)
Length × width (mm)
A3P1000
SmartFusion 2 and IGLOO2 Package Options
Type
Pitch (mm)
Length × width (mm)
Device
I/O
Lanes
I/O
Lanes
M2S005S
161
M2S010TS
138
2
195
4
233
4
M2S025TS
138
2
207
4
267
4
207
4
267
267
171
M2S060TS
M2S090TS
Note :
1. All Automotive packages are RoHS compliant and available in lead-free options only.
I/O
Lanes
I/O
Lanes
4
387
4
4
425
4
209
2. Shadeing indicates that device packages have vertical migration capability.
17
Design Tools for Microsemi FPGAs and SoC FPGAs
Libero® SoC
Microsemi’s Libero SoC design suite offers high productivity with its comprehensive, easy-to-learn, easy-to-adopt development tools
that are used for designing with Microsemi’s power-efficient flash-based devices.
The Libero SoC design suite manages the entire design flow from design entry, synthesis, and simulation, through place-androute, timing, and power analysis, with enhanced integration of the embedded design flow. The suite integrates industry-standard
Synopsys Synplify Pro synthesis and Mentor Graphics ModelSim simulation with best-in-class constraints management, debug
capabilities, timing analysis, power analysis, secure production programming, and push button-design flow.
The Libero SoC design suite features an intuitive design flow with GUI wizards to guide the design process. Its easy-to-adopt,
single-click synthesis-to-programming flow integrates industry-standard third-party tools, and a rich IP library of DirectCores and
CompanionCores, and it supports complete reference designs and development kits.
FPGA Design Flow
Embedded Design Flow
Libero SoC
Firmware
Catalog
Smart
Design
IP Catalog
Graphical Configurators
& Applications
Soft Console IDE
Design
Sample
Projects
Complier
Simulation
Debugger
Synthesis
Layout
Timing
Analysis
Power
Analysis
Hardware Debug
Programmer
Demo/Eval Board
SmartDebug
SmartDebug tool is a new approach to debug the Microsemi FPGAs and SERDES without using an integrated logic analyzer(ILA).
SmartDebug utilizes the dedicated and specialized probe points built into the FPGA fabric, which significantly accelerates and
simplifies the debug process. It also provides the ability to select different probe points without additional overhead and saves
significant recompile time. SmartDebug supports IGLOO2, SmartFusion2, and RTG4 FPGA families only. The enhanced debug
features implemented in these FPGAs give access to any logic element and enable designers to check the state of inputs and
outputs in real time, without any need to re-design.
• Uses minimal FPGA resources
• Live probe supports dynamic
• Has observability and
for debug
signals
controllability features
• Active probes support static
and pseudo static signals
• Requires no recompilation or
re-programming
• Allows on-the-fly changing
of probe points
DUT
D
SET
Q
CLR
Q
SET
Q
CLR
Q
D
SET
Q
CLR
Q
SET
Q
CLR
Q
LIVE PROBE A
RAM
D
D
D
SET
Q
CLR
Q
LIVE PROBE B
LIVE PROBE A
LIVE PROBE B
JTAG
LIVE PROBE for Feedback
18
SmartDebug
Licensing Information
Libero Device Support
Software
Libero
SoC
PolarFire
Eval
(Free)
Silver
(Free)
Gold
Platinum/
Standalone
MPF100T
×
×
×
×
×
MPF100, MPF200 (T & TS
devices), MPF300 packages on
eval boards only
×
×
×
×
All PolarFire devices
×
×
×
×
×
×
×
×
×
Product Family
Device
PolarFire
SmartFusion2, IGLOO2
SmartFusion, IGLOO,
ProASIC3, Fusion
PLUS
ProASIC and ProASIC
Axcelerator
SX-A, eX, MX
License Type
Libero
IDE
Libero
SoC
M2S005, M2S010, M2S025
(T devices included) M2GL005,
M2GL010, M2GL025 (T devices
included)
×
×
All SmartFusion2 and IGLOO2
devices including S devices
×
×
All Devices
×
×
×
×
All Devices
×
×
×
AX125, AX250, AX500, AX1000
×
×
×
AX2000
×
×
All Devices
×
×
×
License Types
Evaluation
Silver
Gold
Platinum
30 days
1Yr
1Yr
1Yr
Libero IP bundle
Libero IP bundle
Libero IP bundle
obfuscated and
obfuscated and
obfuscated and
selected RTL IPs
selected RTL IPs
selected RTL IPs
ModelSim ME
ModelSim ME
ModelSim ME Pro
ModelSim ME Pro
ProMixed lan-
Single language
Mixed language
Mixed language
guage simulation
simulation
simulation
simulation
Synplify Pro
Synplify Pro
Synplify Pro
Programming
Not Supported
Supported
Identify
Not Supported
Supported
Validity
DirectCores
Simulation
Synthesis
Standalone Archive
Permanent
(No Upgrades)
RTL for Libero IP
RTL for Libero IP
bundle cores
bundle cores
Standalone (1 yr)
1Yr
Libero IP bundle
obfuscated and
selected RTL IPs
Not applicable
Not applicable
Synplify Pro
Not applicable
Not applicable
Supported
Supported
Supported
Supported
Supported
Supported
Not Supported
Not Supported
19
Development Kits
PolarFire Evaluation Kit
• 4GB 32-bit DDR4, 2GB 16-bit DDR3, and 1Gb SPI Flash Memory
• 2x RJ45 ports with PHY for Ethernet 1588 applications
• Support for SFP+ interface and IOG loopback
• High-speed SerDes interface
• 4x FMC connector (HPC)
• In-silicon temperature monitoring
• On-board 50 MHz system clock
Part Number
MPF300-EVAL-KIT-ES
Supported Device
MPF300TS-1FCG1152EES
Price
$1495
PolarFire Splash Kit
• RJ45 port with PHY for SGMII applications
• FMC connector (LPC)
• Prototype breadboard area
• PCI express (x4) edge connector
• On-board 50 MHz system clock
Part Number
MPF300-SPLASH-KIT-ES
20
Supported Device
MPF300TS-1FCG484EES
Price
$699
Development Kits
Arrow PolarFire Everest Kit
• Triple 1GbE interface
• 1 × 10GbE SFP+ cage
• PCI express (x4) Gen2
• Dual DDR3L (x32 and x16)
• High-speed FMC (HPC) expansion
• HDMI output
• Expansion connectors: PMOD
• Other low-speed interfaces: UART, SPI, and I2C
Part Number
AVMPF300TS-01
Supported Device
MPF300TS-1FCG1152EES
Price
$499
Future PolarFire Avalanche Board
• 1GbE interface with PHY (VSC8531)
• WiFi module
• Expansion connectors: Arduino Shield, MikroBus, PMOD
• DDR3 SDRAM (256Mx16)
• SFP cage
• 64 Mbit SPI Flash
• Other low-speed interfaces: UART and JTAG
Part Number
AVMPF300TS-01
Supported Device
MPF300TS-FCG484EES
Price
$179.95
21
Development Kits
SmartFusion2 Starter Kit
HS USB
OTG
Interface
Reset
Button
User
Button
M2S SOM
(System-On-Module)
64 MB
LPDDR
• Cost-efficient development platform for
SmartFusion2 SoC FPGA
SmartFusion2
• Supports industry-standard interfaces,
including Ethernet, USB, SPI, I2C, and
UART
JP1
JP3
USBPower &
USB UART I/F
Breadboard
Area
- 50K LE or 10K LE
SmartFusion2 device
- JTAG interface for programming
and debug
• Preloaded with uClinux image to
support Linux-based development
environments
LEDs
• Board features
- 10/100 Ethernet
- USB 2.0 On-The-Go
- 64 MB LPDDR, 16 MB SPI
flash memory
• Comes with FlashPro4 programmer,
USB cables, and USB WiFi module
- Four LEDs and two push-button
switches
Ethernet I/F
Part Number
JTAG I/F
JP2
Ethernet
PHY
16 MB
SPI Flash
Supported Device
Price
SF2-STARTER-KIT
M2S050-FGG484
$299
SF2-484-STARTER-KIT
M2S010-FGG484
$299
SF2060-STARTER-KIT
M2S060-FGG484
$299
SmartFusion2 Advanced Development Kit
- A pair of SMA connectors, two FMC
connectors, PCIe x4 edge connector
• Full featured kit to develop
applications using SmartFusion2
SoC FPGAs
SERDES3 SERDES3
TX/RX Reference
SMA Pairs Clock
FMC Connecter
HPC
FT4232 Header
Bread
12V
Board DIP
I2C On-Off Power Supply
Space Switch Header Switch
Input
Reset
Switch
Debug
Switch
USB-UART
Terminal
JTAG
Programming
Header
10/100/1000
Ethernet RJ45
Connector Port0
FMC
Connector
LPC
10/100/1000
Ethernet RJ45
Connector Port1
ETM Trace
Debug Header
USB Micro-AB
OTG Connector
• Enables power measurement
- 2xRJ45 interface for 10/100/1000
Ethernet USB micro-AB connector
• Two FMC connectors with HPC/LPC
pinout for expansion
- FTDI programmer interface to
program the external SPI flash
• Various communication interfaces,
switches, and LEDs for prototyping
- JTAG/SPI programming interface,
RVI header for application
programming, and debug
• Kit comes with free 1-year Gold Libero
SoC license
- Quad 2:1 MUX/DEMUX highbandwidth bus switch
• Board features
- Dual in-line package (DIP) switches
for user application
- 150K LE SmartFusion2 device
Marvel
PHY
DDR3
Memory
x4 PCIe
Edge Connector
- Push-button switches and LEDs
for demo purposes
- DDR3 SDRAM, SPI flash
SPI Debug Debug RVI/IAR
Power
SmartFusion2 Flash
LEDS Switch Header Management
- Current measurement test points
Part Number
M2S150-ADV-DEV-KIT
Supported Device
M2S150TS-1FCG1152
Price
$999
SmartFusion2 Security Evaluation Kit
50 Mhz
Oscillator
LPDDR
GPIO
Header
SW5
LEDs JTAG Programming
Header
Reset
Switch
ETM Trace
Debug
Header
On/Off
Switch
12 V Power
Supply Input
RVI/IAR
Debug
Header
10/100/1000
Ethernet RJ45
Connector
TX/RX
SERDES
SMA
Pairs
USB-UART
Terminal
MicroUSB
OTG
SERDES
Reference
Clock
I2C
Header
SmartFusion2
SW1
x1 PCle Edge
Connector
22
On Board
125 Mhz
LP
Crystals
SW4
• Evaluate the data security features of
SmartFusion2 SoC FPGAs
• Board features
- 90 K LE SmartFusion2 device
• Develop and test PCI Express Gen2 x1
lane designs
- 64 Mbit SPI flash memory
• Test the signal quality of the FPGA
transceiver using full-duplex SERDES
SMA pairs
- PCI Express Gen2 x1 interface
- Four SMA connector for testing of
full-duplex SERDES channel
• Measure the low power consumption
of the SmartFusion2 SoC FPGA
• Quickly create a working PCIe link with
the included PCIe control plane demo
• Kit includes free 1-year Gold Libero
SoC license
- 512 MB LPDDR
- RJ45 interface for
10/100/1000 Ethernet
- JTAG/SPI programming interface
- Headers for I2C, SPI, GPIOs
- Push-button switches and LEDs
for demo purposes
- Current Measurement Test Points
SW2
SPI SW3 Current Measurement
Flash
Current Measurement
Part Number
Supported Device
Price
M2S090TS-EVAL-KIT
M2S090TS-FGG484
$399
Development Kits
Digikey SmartFusion2 Maker Board
Devices: M2S010-MKR-KIT
• The SmartFusion2 M2S010 SoC FPGA
• Ambient Light Sensor
• USB Integrated FlashPro5
programming hardware
• 16Mbit SPI Flash
• USB port for UART communications
• The 10/100/1000BASE-T VSC8541
PHY
• 50 MHz clock source
• Wurth Electronics RJ45 7499111221A
Part Number
Supported Device
Price
M2S010-TQG144
$33.75
available from Digi-Key
M2S010-MKR-KIT
IGLOO2 Evaluation Kit
50 Mhz
Oscillator
LPDDR
GPIO
Header
SW5
LEDs
JTAG Programming
Header
Reset
Switch
• Gives designers access to IGLOO2
FPGAs that offer leadership in I/O
density, security, reliability, and lowpower for mainstream applications
ETM Trace
Debug
Header
On/Off
Switch
RVI/IAR
Debug
Header
12 V Power
Supply Input
10/100/1000
Ethernet
RJ45
Connector
Tx/Rx
SERDES
SMA
Pairs
USB-UART
Terminal
• Board features
- IGLOO2 FPGA in the FGG484
package (M2GL010T-1FGG484)
• Supports industry-standard interfaces
including Gigabit Ethernet, USB 2.0
OTG, SPI, I2C, and UART
• Comes preloaded with a PCIe control
plane demo
- JTAG/SPI programming interface
- Gigabit Ethernet PHY and
RJ45 connector
- USB 2.0 OTG interface connector
- 1 GB LPDDR, 64 MB SPI flash
- Headers for I2C, UART, SPI, GPIOs
• Can be powered by a 12 V power
supply or the PCIe connector, and
includes a FlashPro4 programmer
- ×1 Gen2 PCIe edge connector
- Tx/Rx/Clk SMP pairs
I2C
Header
MicroUSB
OTG
SERDES
Reference
Clock
LP
Crystals
SW1
x1 PCIe Edge
Connector
On Board
125 Mhz
SW4
IGLOO2
SW3
Current
Measurement
SW2
SPI
Flash
Part Number
M2GL-EVAL-KIT
Supported Device
Price
M2GL010T-1FGG484
$399
Future IGLOO2 RISC-V Creative Development Board
Future’s IGLOO2 RISC-V Creative
Development Board includes
• MikroBUS™-compatible expansion
headers
• Microsemi IGLOO2 FPGA
• PMOD™-compatible expansion
connector
• Microsemi LX7167 DC/DC
• Alliance 32M × 16-bit DDR2
synchronous DRAM (SDRAM)
• Microchip 64 Mbit serial flash
• Microchip six synchronous sampling
16/24-bit resolution Delta-Sigma A/D
converters
• User buttons and LED
• 25K (LE) FPGA, offering the lowest
cost-of-entry for both software and
hardware engineers who want to
evaluate and implement their own
unique designs
• Microsemi’s LX series power devices
• On-board FTDI USB-JTAG adaptor
• Arduino™-compatible expansion
headers
Part Number
FUTUREM2GL-EVB
Supported Device
Price
M2GL025
$99.95
(available from
Future Electronics)
www.microsemi.com/products/fpga-soc/design-resources/dev-kits-boards
23
Imaging and Video Solution
Microsemi provides a complete, easy-to-use development environment for designing low-power and secure video processing
applications. The solution includes an IP suite with modular IP, and FPGA mezzanine card (FMC) for the SmartFusion2 advanced
development kit, and a software GUI. The IP suite currently supports SmartFusion2 SoC FPGA and IGLOO2 FPGA product
families. Support for the PolarFire FPGA product family is currently in development.
Key Features
• Modular IP suite
• Support for MIPI CSI-2 or parallel sensor interfaces
• Display interface for 7:1 LVDS or HDMI
• The most secure FPGA to protect your design IP
• Easy-to-use software GUI for real-time audio and video configuration
Solution Overview
Hardware
MIPI CSI-2 or Parallel Sensor FMC daughter card options
(AR330 Image Sensor Board included)
• Imaging and video FMC daughter card with camera module options
• SmartFusion2 advanced development kit or PolarFire Evaluation Kit (Sold separately and includes a one-year Gold license of
Libero SoC software)
IP Suite
The following imaging and video processing IP cores are included in Libero® SoC,
a comprehensive software toolset for designing with Microsemi FPGAs and SoC FPGAs.
The IP suite supports SmartFusion2, IGLOO2 and RTG4 product families,
with PolarFire support currently in development
• Sensor interface—Parallel, MIPI CSI-2
• Bayer conversion
• Color-space conversion
• Image-edge detection
• Video scaler
• Alpha blending and overlay
• Image sharpening filter
• Image de-noising filter (under development)
• Display control (LVDS and parallel RGB-HDMI)
• Source code in Verilog (requires licensing fee)
Imaging and Video IP Cores in Libero SoC Catalog
Software GUI
Enables video and audio configurations
• GUI communicates with IP blocks through SmartFusion2 ARM® Cortex®-M3 processor
• Supports the following demos:
• Camera sensor to display
• Image edge detection
Software GUI for Imaging and Video Kit
24
Motor Control Solution
Build Safe and Reliable Deterministic Motor Control
Applications
Microsemi’s Deterministic Motor Control Solution is specially
designed to meet the challenging requirements of performance,
reliability, and safety in an easy-to-use environment. The solution is
compliant with industry coding standards for developing safe and
reliable software for embedded applications. Microsemi offers a
modular intellectual property (IP) portfolio, tools, reference designs,
kits, and software to control motors such as permanent-magnet
synchronous motor (PMSM)/brushless DC (BLDC), and stepper
motors.
Ordering Code
SF2-MC-STARTER-KIT
Supported Device
Price
M2S010-FG484
$899
Field Oriented Control-System Diagram
Speed
Ref +
-
Speed PI
Controller
Iq* +
Id-PI
Controller
-
Vq
Speed
Actual
Inverse Park
Transform
+
-
Inverse Clarko
Transform
Vabc
SVPWM
θ
Vd
Iq*=0
Vαβ
Iq-PI
Controller
Angle and
Speed
Estimation
θ
Id Actual
Id Actual
Park
Transform
lαβ
Clarke
Transform
labc
Current
Measurement
Reference Design Features
• Dual-axis deterministic motor control on a single system-on-chip (SoC) field programmable gate array (FPGA)
• Efficient, reliable, and safe drive/motor control with product longevity
• Compact solution saves board space and reduces product size
• Motor performance is tested for speeds exceeding 100,000 RPM for sensorless field-oriented control (FOC)
• Low latency of 1 μs for FOC loop from ADC measurement to PWM enables switching frequencies up to 500 kHz
• Design flexibility with modular IP suite
• Advanced safety features, such as automatic motor restart and overcurrent protection
• SoC integration of system functions lowers total cost of ownership (TCO)
http://www.microsemi.com/applications/motor-control#overview
25
Microsemi Intellectual Property
Microsemi enhances your design productivity by providing an extensive suite of proven and optimized IP Cores for use with
Microsemi FPGAs and SoC FPGA that covers key markets and applications. IPs are organized as either Microsemi-developed
DirectCoresTM or third-party-developed CompanionCores.TM
IP cores are searchable at: http://soc.microsemi.com/products/ip/search/default.aspx
Microsemi DirectCore
Microsemi CompanionCore
Microsemi develops and supports DirectCore IP cores
for applications with the widest possible interest. Most
DirectCores are available for free within our Libero tool suite.
Common communications interfaces, peripherals, and
processing elements are all available as DirectCores. The
following table shows Microsemi’s DirectCore offerings.
Microsemi CompanionCore Partners use their detailed
system knowledge of common applications to craft
optimized solutions targeted for Microsemi FPGAs and SoC
FPGA. CompanionCores are available for purchase from
our partners and are easily integrated into your design using
our Libero tool suite. The following table shows examples of
CompanionCore Partners offerings.
Functionality
DirectCore Examples
Functionality
CompanionCore Examples
Connectivity
UART,16550, 429, PCI, JESD204B
Connectivity
CAN, CANFD, PCIE, VME
DSP
FFT, JPEG, RS, DVBMOD
DSP
Memory Controller
Processor
CIC, FFT, FIR, CORDIC, RS
FIFO, DDR, QDR, SDR, MemCtrl, MMC
Cortex-M3, 8051, 8051s, ARM7TDMI
Ethernet
MII, RGMII, GMII, SGMII
Security
DES, 3DES, AES, SHA
Error Correction
Memory Controller
Processor
Security
SDRAMDDR, Flash, SD
80188, 80186, LEON3, 6809
MD5, ARC4, RNG, ZUC, AES, SHA,
802.1ae (MACSec)
Error Correction
EDAC, RC
RS
Microsemi IP Available for Use with Libero
Please contact your local Microsemi sales representative for information on price and licensing, as certain Microsemi IPs
may require a separate license. CompanionCores supported by Microsemi are available at:
http://www.microsemi.com/products/fpga-soc/design-resources/ip-cores#companioncores.
Product Name
Obfuscated RTL Available for Purchase
RTL Source Available for Purchase
Not available
RTL source
Core1553BRM
Obfuscated RTL
RTL source
Core1553BRT, Core1553BRT_APB
Obfuscated RTL
RTL source
Core429, Core429_APB
Obfuscated RTL
RTL source
CorePCIF, CorePCIF_AHB
Obfuscated RTL
RTL source
CoreTSE, CoreTSE_AHB
Obfuscated RTL
RTL source
Not available
RTL source
CoreFFT
CoreCIC
Notes:
1. Additional cores and configurations can be found on the website and in core handbooks.
26
PolarFire IP
Microsemi enhances your design productivity by providing an extensive suite of proven and optimized IP cores for use with
Microsemi FPGAs. Our extensive suite of IP cores covers all key markets and applications. Our cores are organized as either
Microsemi-developed DirectCores or third-party-developed CompanionCores. Most DirectCores are available for free within our
Libero tool suite and include common communications interfaces, peripherals, and processing elements.
PolarFire IP and Demo Designs
PolarFire IP (Available Now)
• AXI4Interconnect
• CoreFIR
• CRYPTO
• Core3DES
• CoreGPIO
• DDR3
• CoreABC
• CoreI2C
• DPSRAM
• CoreAHBLite
• CoreJESD204BRX
• DRI
• CoreAHBL2AHBL Bridge
• CoreJESD204BTX
• PCIe End Point
• CoreAHBLTOAXI
• CoreMDIO_APB
• TAMPER
• CoreAHBLSRAM
• CorePCS
• TPSRAM
• CoreAHBtoAPB3
• CorePWM
• UPROM
• CoreAPB3
• CoreRSDEC
• URAM
• CoreAXI4DMA Controller
• CoreRSENC
• 1GbE IO-CDR
• CoreAXI4SRAM
• CoreRISCV
• Core10GMAC 10GBASE-R
• CoreAXItoAHBL
• CoreRMII
• Core429
• CoreCORDIC
• CoreSPI
• CoreSGMII
• CoreDDRMemCtrlr
• CoreSysServices_PF
• CoreTSE, CoreTSE_AHB
• CoreDDS (NCO)
• CoreUART
• DDR4
• CoreDES
• CoreUART_APB
• CoreRGMII
• CoreFFT
• CoreLSM
• CoreFIFO
• CPRI (PHY only)
PolarFire IP (Soon to Be Released)
• CorePCIF/CorePCIF_AHB
• CoreQDR
• CoreCIC
• HD-SDI Tx/HD-SDI Rx (3G)
• 10GBASE-KR
• CoreQSPI
• CoreXAUI
• LPDDR3
• CSI-2 Tx
• CoreRXAUI
• 10G NGPON
• CoreSquareRoot
• Core1553BRM
• CSI-2 Rx
• Fixed Point to Floating
• Core1553BRT/Core1553BRT_APB
• QSGMII
• PCIe Root Port
• 12G SDI
27
Microsemi is continually adding new products to its
industry-leading portfolio.
For the most recent updates to our product line and for detailed
information and specifications, please call, email, or visit our website.
Toll-free: 800-713-4113
sales.support@microsemi.com
www.microsemi.com
Microsemi Corporate Headquarters
One Enterprise, Aliso Viejo, CA 92656 USA
Within the USA: +1 (800) 713-4113
Outside the USA: +1 (949) 380-6100
Fax: +1 (949) 215-4996
Email: sales.support@microsemi.com
www.microsemi.com
©2018 Microsemi Corporation. All rights reserved.
Microsemi and the Microsemi logo are registered
trademarks of Microsemi Corporation. All other
trademarks and service marks are the property
of their respective owners.
Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for aerospace
& defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened
analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization
devices and precise time solutions, setting the world’s standard for time; voice processing devices; RF solutions; discrete
components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products;
Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is
headquartered in Aliso Viejo, California and has approximately 4,800 employees globally. Learn more at www.microsemi.com.
Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any
particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold
hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment
or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other
testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters
provided by Microsemi. It is the Buyer’s responsibility to independently determine suitability of any products and to test and verify the same. The information
provided by Microsemi hereunder is provided “as is, where is” and with all faults, and the entire risk associated with such information is entirely with the Buyer.
Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself
or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any
changes to the information in this document or to any products and services at any time without notice.
MS2-004-15 55700049-06/1.18