MP4569
75V, 0.3A Synchronous
Step-Down Converter
The Future of Analog IC Technology
DESCRIPTION
FEATURES
The MP4569 is a step-down switching regulator
with integrated high-side/low-side, high-voltage
power MOSFETs. It provides a highly efficient
output of up to 0.3A.
•
•
•
•
•
The wide 4.5V to 75V input range
accommodates a variety of step-down
applications in automotive environment. A
3.5μA shutdown mode quiescent current is
good for battery-powered applications.
It allows for high power conversion efficiency
over a wide load range by scaling down the
switching frequency under light-load condition
to reduce the switching and gate driver losses.
•
•
•
•
20μA Quiescent Current (Active mode)
Wide 4.5V to 75V Operating Input Range
1.2Ω/0.45Ω Internal Power MOSFETs
Programmable Soft-Start
FB-Tolerance: 1% at Room Temperature;
2% at Full Temperature.
Adjustable Output
1V Reference Voltage Output for QFN
Package
Low Shutdown Mode Current: 3.5μA
Available in QFN-10 (3mmx3mm) and
SOIC-8 EP Packages
APPLICATIONS
The switching frequency during start-up and
short circuit also can be scaled down to prevent
inductor current runaway. Thermal shutdown
provides reliable, fault-tolerant operation.
•
•
•
•
The MP4569 is available in QFN-10
(3mmx3mm) and SOIC-8 EP packages.
All MPS parts are lead-free and adhere to the RoHS directive. For MPS green
status, please visit MPS website under Products, Quality Assurance page.
Automotive Systems
Industrial Power Systems
Distributed Power Systems
Battery Powered Systems
“MPS” and “The Future of Analog IC Technology” are registered trademarks of
Monolithic Power Systems, Inc.
TYPICAL APPLICATION
MP4569 Rev. 1.0
9/12/2014
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2014 MPS. All Rights Reserved.
1
MP4569―75V, 0.3A, SYNCHRONOUS STEP-DOWN CONVERTER
ORDERING INFORMATION
Part Number*
Package
Top Marking
MP4569GQ
QFN-10 (3mmx3mm)
See Below
MP4569GN
SOIC-8 EP
See Below
*For Tape & Reel, add suffix –Z (e.g. MP4569GQ–Z)
TOP MARKING (QFN-10 (3mmx3mm))
AEX: product code of MP4569GQ;
Y: year code;
LLL: lot number;
TOP MARKING ( SOIC-8 EP)
MP4569: part number;
MPS: MPS prefix:
Y: year code;
WW: week code:
LLLLLLLL: lot number;
MP4569 Rev. 1.0
9/12/2014
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2014 MPS. All Rights Reserved.
2
MP4569―75V, 0.3A, SYNCHRONOUS STEP-DOWN CONVERTER
PACKAGE REFERENCE
TOP VIEW
TOP VIEW
GND
1
10
SW
GND
1
8
SW
IN
2
9
BST
IN
2
7
BST
EN
3
8
BIAS
EN
3
6
BIAS
VREF
4
7
POK
FB
4
5
SS
FB
5
6
SS
EXPOSED PAD
ON BACKSIDE
QFN-10 (3mmx3mm)
SOIC-8 EP
ABSOLUTE MAXIMUM RATINGS (1)
Thermal Resistance
Supply Voltage (VIN) ………… ..... -0.3V to +80V
Switch Voltage (VSW) …… …….-0.3V to VIN + 1V
BST to SW……………………. ……-0.3 to +6.0V
All Other Pins……………… . ……-0.3V to +6.0V
EN Sink Current ………………..........……150μA
(2)
Continuous Power Dissipation (TA = +25°C)
QFN-10 (3mmx3mm)…………………….......2.5W
SOIC-8 EP ……..…………………..…………2.6W
Junction Temperature………… .. …………150°C
Lead Temperature ………… ...... …………260°C
Storage Temperature…………. -65°C to +150°C
QFN-10 (3mmx3mm) …………50……12…°C/W
SOIC-8 EP ……..………………48……12…°C/W
Recommended Operating Conditions
(3)
Supply Voltage VIN ………… ........... 4.5V to 75V
.. …………1V to 0.9xVIN
Output Voltage VOUT
Operating Junction Temp. (TJ). -40°C to +125°C
MP4569 Rev. 1.0
9/12/2014
(4)
θJA
θJC
Notes:
1) Exceeding these ratings may damage the device.
2) The maximum allowable power dissipation is a function of the
maximum junction temperature TJ (MAX), the junction-toambient thermal resistance θJA, and the ambient temperature
TA. The maximum allowable continuous power dissipation at
any ambient temperature is calculated by PD (MAX) = (TJ
(MAX)-TA)/θJA. Exceeding the maximum allowable power
dissipation will cause excessive die temperature, and the
regulator will go into thermal shutdown. Internal thermal
shutdown circuitry protects the device from permanent
damage.
3) The device is not guaranteed to function outside of its
operating conditions.
4) Measured on JESD51-7, 4-layer PCB.
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2014 MPS. All Rights Reserved.
3
MP4569―75V, 0.3A, SYNCHRONOUS STEP-DOWN CONVERTER
ELECTRICAL CHARACTERISTICS
VIN = 24V, VEN = 2V, TJ = 25°C, unless otherwise noted.
Parameter
Condition
Supply Quiescent Current
Shutdown Supply Current
VIN UVLO Rising Threshold
VIN UVLO Falling Threshold
VIN UVLO Hysteresis
No load, VFB=1.2V
VEN < 0.3V
Feedback Voltage
Feedback Current
(5)
VREF Pin Voltage
Upper Switch On Resistance
Lower Switch On Resistance
Lower Switch Leakage
Min
Typ
Max
Units
3.9
3.45
25
3.5
4.4
3.95
1.02
μA
μA
V
V
V
V
VIN=4V to 75V, -40°C2.9V, the bias
supply overrides the input voltage and supplies
power to the internal regulator. When VBIAS>4.5V,
it can power LS_FET driver furthermore. Using
BIAS to power internal regulator can improve the
efficiency. It is recommended to connect BIAS to
the regulated output voltage when it is in the
range of 2.9V to 5.5V. When output voltage is out
of above range, an external supply that is >2.9V
or even better >4.5V can be used to power BIAS.
Enable Control
The MP4569 has a dedicated enable-control pin,
EN: when VIN goes high, the EN pin enables and
disables the chip. This is HIGH logic. Its trailing
threshold is a consistent 1.2V. Its rising threshold
is about 350mV higher. When floating, EN pin is
internally pulled down to GND to disable the chip.
When EN = 0V, the chip goes into the lowest
shutdown-current mode. When EN is higher than
zero but lower than its rising threshold, the chip
remains in shutdown mode with a slightly larger
shutdown current.
Internally a zener diode is connected from EN pin
to GND pin. The typical clamping voltage of the
zener diode is 6.5V. So VIN can be connected to
EN through a high ohm resistor if the system
doesn't have another logic input acting as enable
signal. The resistor needs to be designed to limit
the EN pin sink current less than 150μA. Just
note that there is an internal 3M resistor from EN
to GND, so the external pull up resistor should be
smaller than
[VIN (MIN) - 1.55V] × 3M
1.55V
to make sure
the part can EN on at the lowest operation VIN.
Figure2 - Control Scheme
MP4569 Rev. 1.0
9/12/2014
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2014 MPS. All Rights Reserved.
10
MP4569―75V, 0.3A, SYNCHRONOUS STEP-DOWN CONVERTER
Under-Voltage Lockout
VIN under voltage lockout (UVLO) protects the
chip from operating below the operational supply
voltage range. The UVLO-rising threshold is
about 4.2V while its trailing threshold is about
3.75V.
Soft-start
Reference-type soft-start prevents the converter
output voltage from overshooting during startup.
When the chip starts, the internal circuitry
generates a constant current to charge external
SS capacitor. The soft-start (SS) voltage slowly
ramps up from 0V at a slow pace set by the softstart time. When VSS is less than the VREF, VSS
overrides VREF so the FB comparator uses VSS
instead of VREF as the reference. When VSS is
higher than VREF, VREF resumes control.
VSS is also associated with VFB. Though VSS can
be much smaller than VFB, it can only barely
exceed VFB. If somehow VFB drops, VSS tracks
VFB. This function prevents output voltage
overshoot in short-circuit recovery -- when the
short circuit is removed, the SS ramps up as if it
is a fresh soft-start process.
Thermal Shutdown
Thermal shutdown prevents the chip from
thermally running away. When the silicon die
temperature exceeds its upper threshold, the
thermal shutdown feature shuts down the whole
chip. When the temperature falls below its lower
threshold, the chip resumes function.
Floating Driver and Bootstrap Charging
The external bootstrap capacitor powers the
floating HS_FET driver. This floating driver has
its own UVLO protection, with a rising threshold
of about 2.4V with a hysteresis of about 300mV.
During this UVLO, the SS voltage resets to zero.
When the UVLO is disabled, the regulator follows
the soft-start process.
The dedicated internal bootstrap regulator
charges and regulates the bootstrap capacitor to
about 5V. When the voltage difference between
BST and SW falls below its working parameters,
a PMOS pass transistor connected from VIN to
BST turns on to charge the bootstrap capacitor.
The current path is from VIN to BST and then to
MP4569 Rev. 1.0
9/12/2014
SW. The external circuit must have enough
voltage headroom to accommodate charging.
As long as VIN is sufficiently higher than SW, the
bootstrap capacitor can charge. When the
HS_FET is ON, VIN is about equal to SW so the
bootstrap capacitor cannot charge. The best
charging period occurs when the LS_FET is on
so that VIN - VSW is at its largest. When there is
no current in the inductor, VSW equals VOUT so the
difference between VIN and VOUT can charge the
bootstrap capacitor.
If the internal circuit does not have sufficient
voltage and time to charge the bootstrap
capacitor, extra external circuitry can be used to
ensure the bootstrap voltage in normal operation
region.
Startup and Shutdown
If both VIN and VEN are higher than their
appropriate thresholds, the chip starts operating.
The reference block starts first, generating stable
reference voltage and currents, and then enables
the internal regulator. The regulator provides
stable supply for the rest device.
While the internal supply rail is high, an internal
timer holds the power MOSFET off for about
50µsec to blank startup glitches. When the softstart block is enabled, it first holds its SS output
low and then slowly ramps up.
Three events shut down the chip: VEN low, VIN
low, and junction temperature triggers the
thermal shutdown threshold. For shutdown, the
signaling path is blocked first to avoid any fault
triggering. Internal supply rail are pulled down
then. The floating driver is not subject to this
shutdown command, but its charging path is
disabled.
Power OK (POK)
POK is an open drain power good output. “HIGH”
output indicates VOUT is higher than 90% of its
nominal value. POK is pulled down in shutdown
mode.
Reference Voltage Output (VREF)
VREF pin output 1V reference voltage. It has up
to 500uA source current capability.
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2014 MPS. All Rights Reserved.
11
MP4569―75V, 0.3A, SYNCHRONOUS STEP-DOWN CONVERTER
APPLICATION INFORMATION
Selecting the Inductor
As the Ipeak is fixed, for given input voltage and
output voltage, the inductor value can be
determined by the following formula:
V × (VIN - VOUT )
L = OUT
VIN × Ipeak × fs
Figure 3 – Adjustable VOUT by divider resistors
To get the desired output voltage, divider resistor
can be chosen through below formula:
Where fs is the switching frequency at the
maximal output current.
Larger inductor value results in lower switching
frequency, as well as higher efficiency. However,
the larger value inductor will have a larger
physical size, higher series resistance, and/or
lower saturation current as well as the slow load
transient dynamic performance. There is also a
lower limit of the inductor value, which is
determined by the minimum on time. In order to
keep the inductor working under control, the
inductor value should be chosen higher than
Lmin that is derived from below formula:
L MIN =
VIN (MAX) × t ON(MIN)
Ipeak
Where VIN(MAX) is the max value of input voltage.
tON(MIN) is the 120ns minimum switch on time.
Switching Frequency
Switching frequency can be estimated by below
equation.
fs =
2 × Io × VOUT × (VIN - VOUT )
2
Ipeak
× VIN × L
Larger inductor can get lower fs. And fs
increases as Io increasing. When Io increases to
its maximal value Ipeak/2, fs also reaches its
highest value and can be derived by:
fs(max) =
VOUT × (VIN - VOUT )
Ipeak × VIN × L
R4 VOUT
=
-1
R5 VREF
Where VREF is the FB reference voltage 1V.
The current flows into divider resistor would
increase the supply current, especially at no load
and light load condition. The Vin supply current
caused by the feedback resistors can be
calculated from:
IIN_FB =
VOUT
V
1
× OUT ×
R4 + R5 VIN η
Where η is the efficiency of the regulator.
To reduce this current, resistors in the megohm
range are recommended. The recommended
value of the feedback resistors are shown in
Table 1.
Table 1—Resistor Selection for Common
Output Voltages
VOUT (V)
R4 (kΩ)
R5 (kΩ)
3.3
5
1200
1200
523
300
Under Voltage Lock Out Point Setting
MP4569 has internal fixed under voltage lock out
(UVLO) threshold: rising threshold is about 4.2V
while trailing threshold is about 3.75V. External
resistor divider between EN and VIN as shown in
Figure 4 can be used to get higher equivalent
UVLO threshold.
Setting the Output Voltage
The output voltage is set using a resistive voltage
divider from the output voltage to FB pin. As
shown in figure 3.
Figure 4 – Adjustable UVLO using EN pin
MP4569 Rev. 1.0
9/12/2014
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2014 MPS. All Rights Reserved.
12
MP4569―75V, 0.3A, SYNCHRONOUS STEP-DOWN CONVERTER
The UVLO threshold can be computed from
below two equations.
R1
) × ENTH_Rising
3M//R2
R1
= (1 +
) × ENTH_Falling
3M//R2
UVLO TH_Rising = (1 +
UVLO TH_Falling
5) For better thermal performance and long-term
reliability consideration, VIN, SW and GND
should be connected to a large copper area
respectively to cool the chip.
Soft Start Capacitor
The soft start time is the duration when SS is
charged from 0 to FB reference voltage 1V by an
internal 5μA current source. So the capacitor at
SS pin can be chosen according to below
formula:
C SS = 5 × t SS (μF)
Feed-Forward Capacitor
As described above that the PWM control
scheme of MP4569 is very special and the
HS_FET turns on when FB drops lower than
reference voltage. This brings good load
transient performance. However, this also makes
the HS_FET turn on moment is very sensitive to
the FB voltage. Once there is noise on FB, the
moment HS_FET turns on is easy to be affected,
and then Fsw jitter would occur. The Fsw jitter is
easy to happen especially when Vo ripple is very
small. To improve the jitter performance, a small
feedforward capacitor between Vo and FB can
be used and typical 39pF is recommended.
Top Layer
PCB Layout
PCB layout is very important to achieve stable
operation. Please follow below guidelines and
use Figure 5 as reference.
1) Keep the path of switching current short and
minimize the loop area formed by input
capacitor, high-side, low-side MOSFET and
output capacitor.
2) Bypass ceramic capacitors should be as
close as possible to the VIN pin.
3) Make sure that all feedback connections are
short and direct. Place the feedback resistors
as close to the chip as possible.
Bottom Layer
(a) Layout Reference of QFN-10 Package(7)
4) Keep SW away from sensitive analog areas
such as FB.
MP4569 Rev. 1.0
9/12/2014
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2014 MPS. All Rights Reserved.
13
MP4569―75V, 0.3A, SYNCHRONOUS STEP-DOWN CONVERTER
Top Layer
Bottom Layer
(b) Layout Reference of SOIC-8 EP Package(8)
Figure 5 – Layout Reference
Notes:
7) Take Figure 6 as schematic
8) Take Figure 7 as schematic
MP4569 Rev. 1.0
9/12/2014
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2014 MPS. All Rights Reserved.
14
MP4569―75V, 0.3A, SYNCHRONOUS STEP-DOWN CONVERTER
TYPICAL APPLICATION CIRCUITS
Figure 6 – 3.3V Output Typical Application Circuit of QFN-10 Package
Figure 7 – 3.3V Output Typical Application Circuit of SOIC-8 EP Package
MP4569 Rev. 1.0
9/12/2014
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2014 MPS. All Rights Reserved.
15
MP4569―75V, 0.3A, SYNCHRONOUS STEP-DOWN CONVERTER
PACKAGE INFORMATION
QFN-10 (3mmx3mm)
2.90
3.10
0.30
0.50
PIN 1 ID
MARKING
0.18
0.30
2.90
3.10
PIN 1 ID
INDEX AREA
1.45
1.75
PIN 1 ID
SEE DETAIL A
10
1
2.25
2.55
0.50
BSC
5
6
TOP VIEW
BOTTOM VIEW
PIN 1 ID OPTION A
R0.20 TYP.
PIN 1 ID OPTION B
R0.20 TYP.
0.80
1.00
0.20 REF
0.00
0.05
SIDE VIEW
DETAIL A
NOTE:
2.90
0.70
1) ALL DIMENSIONS ARE IN MILLIMETERS.
2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX.
4) DRAWING CONFORMS TO JEDEC MO-229, VARIATION VEED-5.
5) DRAWING IS NOT TO SCALE.
1.70
0.25
2.50
0.50
RECOMMENDED LAND PATTERN
MP4569 Rev. 1.0
9/12/2014
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2014 MPS. All Rights Reserved.
16
MP4569―75V, 0.3A, SYNCHRONOUS STEP-DOWN CONVERTER
PACKAGE INFORMATION
SOIC-8 EP
0.189(4.80)
0.197(5.00)
0.124(3.15)
0.136(3.45)
8
5
0.150(3.80)
0.157(4.00)
PIN 1 ID
1
0.228(5.80)
0.244(6.20)
0.089(2.26)
0.101(2.56)
4
TOP VIEW
BOTTOM VIEW
SEE DETAIL "A"
0.051(1.30)
0.067(1.70)
SEATING PLANE
0.000(0.00)
0.006(0.15)
0.013(0.33)
0.020(0.51)
0.0075(0.19)
0.0098(0.25)
SIDE VIEW
0.050(1.27)
BSC
FRONT VIEW
0.010(0.25)
x 45o
0.020(0.50)
GAUGE PLANE
0.010(0.25) BSC
0.050(1.27)
0.024(0.61)
0o-8o
0.016(0.41)
0.050(1.27)
0.063(1.60)
DETAIL "A"
0.103(2.62)
0.138(3.51)
RECOMMENDED LAND PATTERN
0.213(5.40)
NOTE:
1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN
BRACKET IS IN MILLIMETERS.
2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH,
PROTRUSIONS OR GATE BURRS.
3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH
OR PROTRUSIONS.
4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING)
SHALL BE 0.004" INCHES MAX.
5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION BA.
6) DRAWING IS NOT TO SCALE.
NOTICE: The information in this document is subject to change without notice. Please contact MPS for current specifications.
Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS
products into any application. MPS will not assume any legal responsibility for any said applications.
MP4569 Rev. 1.0
9/12/2014
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2014 MPS. All Rights Reserved.
17