0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
554CC000210DGR

554CC000210DGR

  • 厂商:

    MURATA-PS(村田)

  • 封装:

    SMD7050_8P

  • 描述:

    频率稳定度:±50ppm;工作电压:3.3V;供电电流:98mA;输出模式:CMOS;工作温度:-40℃~+85℃;

  • 详情介绍
  • 数据手册
  • 价格&库存
554CC000210DGR 数据手册
Si 5 54 REVISION D Q UAD F R E Q U E N C Y VO L TAG E - C O N T R O L L E D C RYSTAL O SCILLATOR (VCXO) 10 MH Z TO 1 . 4 G H Z Features Available with any-rate output frequencies from 10–945 MHz and selected frequencies to 1.4 GHz  Four selectable output frequencies    3rd generation DSPLL® with superior  jitter performance   3x better frequency stability than SAW-based oscillators   Internal fixed crystal frequency ensures high reliability and low aging Available CMOS, LVPECL, LVDS, and CML outputs 3.3, 2.5, and 1.8 V supply options Industry-standard 5 x 7 mm package and pinout Pb-free/RoHS-compliant Applications Si5602 Ordering Information: SONET/SDH  xDSL  10 GbE LAN / WAN Low jitter clock generation  Optical modules  Clock and data recovery  See page 10.  Description The Si554 quad-frequency VCXO utilizes Silicon Laboratories’ advanced DSPLL® circuitry to provide a very low jitter clock for all output frequencies. The Si554 is available with any-rate output frequency from 10 to 945 MHz and selected frequencies to 1400 MHz. Unlike traditional VCXOs, where a different crystal is required for each output frequency, the Si554 uses one fixed crystal frequency to provide a wide range of output frequencies. This IC-based approach allows the crystal resonator to provide exceptional frequency stability and reliability. In addition, DSPLL clock synthesis provides superior supply noise rejection, simplifying the task of generating low jitter clocks in noisy environments typically found in communication systems. The Si554 IC-based VCXO is factory-configurable for a wide variety of user specifications including frequency, supply voltage, output format, tuning slope, and temperature stability. Specific configurations are factory-programmed at time of shipment, thereby eliminating the long lead times associated with custom oscillators. Pin Assignments: See page 9. (Top View) FS[1] 7 VC 1 6 VDD OE 2 5 CLK– GND 3 4 CLK+ 8 FS[0] Functional Block Diagram VDD FS1 CLK- CLK+ Fixed Frequency XO Any-rate 10–1400 MHz DSPLL® Clock Synthesis FS0 ADC Vc Rev. 1.2 6/18 OE GND Copyright © 2018 by Silicon Laboratories Si554 Si5 54 1. Electrical Specifications Table 1. Recommended Operating Conditions Parameter Symbol Supply Voltage1 VDD Supply Current IDD Output Enable (OE) and Frequency Select FS[1:0]2 Operating Temperature Range Test Condition Min Typ Max Units 3.3 V option 2.97 3.3 3.63 V 2.5 V option 2.25 2.5 2.75 V 1.8 V option 1.71 1.8 1.89 V Output enabled LVPECL CML LVDS CMOS — — — — 120 108 99 90 130 117 108 98 Tristate mode — 60 75 mA VIH 0.75 x VDD — — V VIL — — 0.5 V –40 — 85 ºC TA mA Notes: 1. Selectable parameter specified by part number. See Section 3. "Ordering Information" on page 10 for further details. 2. OE and FS[1:0] pins include a 17 k resistor to VDD. Table 2. VC Control Voltage Input Parameter Control Voltage Tuning Slope Symbol 1,2,3 Test Condition Min Typ Max Units 10 to 90% of VDD — 33 45 90 135 180 356 — ppm/V BSL –5 ±1 +5 % Incremental –10 ±5 +10 % KV Control Voltage Linearity4 LVC Modulation Bandwidth BW 9.3 10.0 10.7 kHz VC Input Impedance ZVC 500 — — k — VDD/2 — V VDD V Nominal Control Voltage Control Voltage Tuning Range VCNOM @ fO VC 0 Notes: 1. Positive slope; selectable option by part number. See Section 3. "Ordering Information" on page 10. 2. For best jitter and phase noise performance, always choose the smallest KV that meets the application’s minimum APR requirements. See “AN266: VCXO Tuning Slope (KV), Stability, and Absolute Pull Range (APR)” for more information. 3. KV variation is ±10% of typical values. 4. BSL determined from deviation from best straight line fit with VC ranging from 10 to 90% of VDD. Incremental slope determined with VC ranging from 10 to 90% of VDD. 2 Rev. 1.2 Si554 Table 3. CLK± Output Frequency Characteristics Parameter Symbol Test Condition Min Typ Max Units fO LVDS/CML/LVPECL 10 — 945 MHz CMOS 10 — 160 MHz TA = –40 to +85 °C –20 –50 –100 — — — +20 +50 +100 ppm ±12 — ±375 ppm Frequency drift over first year. — — ±3 Frequency drift over 15 year life. — — ±10 — — 10 ms — — 20 ms Nominal Frequency1,2,3 1,4 Temperature Stability Absolute Pull Range1,4 APR Aging Power up Time5 tOSC Settling Time After FS[1:0] Change tFRQ Both FS[1] and FS[0] changing simultaneously ppm Notes: 1. See Section 3. "Ordering Information" on page 10 for further details. 2. Specified at time of order by part number. Also available in frequencies from 970 to 1134 MHz and 1213 to 1417 MHz. 3. Nominal output frequency set by VCNOM = VDD/2. 4. Selectable parameter specified by part number. 5. Time from power up or tristate mode to fO (to within ±1 ppm of fO). Table 4. CLK± Output Levels and Symmetry Parameter Symbol Test Condition Min Typ Max Units VO mid-level VDD – 1.42 — VDD – 1.25 V VOD swing (diff) 1.1 — 1.9 VPP VSE swing (single-ended) 0.55 — 0.95 VPP VO mid-level 1.125 1.20 1.275 V VOD swing (diff) 0.5 0.7 0.9 VPP 2.5/3.3 V option mid-level — VDD – 1.30 — V 1.8 V option mid-level — VDD – 0.36 — V 2.5/3.3 V option swing (diff) 1.10 1.50 1.90 VPP 1.8 V option swing (diff) 0.35 0.425 0.50 VPP VOH IOH = 32 mA 0.8 x VDD — VDD VOL IOL = 32 mA — — 0.4 Rise/Fall time (20/80%) tR, tF LVPECL/LVDS/CML — — 350 ps CMOS with CL = 15 pF — 1 — ns Symmetry (duty cycle) SYM 45 — 55 % LVPECL Output LVDS Output Option1 Option2 CML Output Option 2 VO VOD CMOS Output Option 3 LVPECL: (diff) LVDS: CMOS: V VDD – 1.3 V 1.25 V (diff) VDD/2 Notes: 1. 50  to VDD – 2.0 V. 2. Rterm = 100  (differential). 3. CL = 15 pF Rev. 1.2 3 Si5 54 Table 5. CLK± Output Phase Jitter Parameter (RMS)1,2,3 Phase Jitter for FOUT > 500 MHz Symbol Test Condition Min Typ Max Units J Kv = 33 ppm/V 12 kHz to 20 MHz (OC-48) 50 kHz to 80 MHz (OC-192) — — 0.26 0.26 — — ps Kv = 45 ppm/V 12 kHz to 20 MHz (OC-48) 50 kHz to 80 MHz (OC-192) — — 0.27 0.26 — — ps Kv = 90 ppm/V 12 kHz to 20 MHz (OC-48) 50 kHz to 80 MHz (OC-192) — — 0.32 0.26 — — ps Kv = 135 ppm/V 12 kHz to 20 MHz (OC-48) 50 kHz to 80 MHz (OC-192) — — 0.40 0.27 — — ps Kv = 180 ppm/V 12 kHz to 20 MHz (OC-48) 50 kHz to 80 MHz (OC-192) — — 0.49 0.28 — — ps Kv = 356 ppm/V 12 kHz to 20 MHz (OC-48) 50 kHz to 80 MHz (OC-192) — — 0.87 0.33 — — ps Notes: 1. Refer to AN255, AN256, and AN266 for further information. 2. For best jitter and phase noise performance, always choose the smallest KV that meets the application’s minimum APR requirements. See “AN266: VCXO Tuning Slope (KV), Stability, and Absolute Pull Range (APR)” for more information. 3. See “AN255: Replacing 622 MHz VCSO devices with the Si550 VCXO” for comparison highlighting power supply rejection (PSR) advantage of Si55x versus SAW-based solutions. 4. Max jitter for LVPECL output with VC=1.65V, VDD=3.3V, 155.52 MHz. 5. Max offset frequencies: 80 MHz for FOUT > 250 MHz, 20 MHz for 50 MHz < FOUT
554CC000210DGR AI解析
物料型号:Si554

器件简介:Si554是一款四频电压控制晶体振荡器(VCXO),由Silicon Labs生产,工作频率范围从10 MHz到1.4 GHz。它具有内部固定晶体频率,确保高可靠性和低老化率,提供四个可选用的输出频率,支持CMOS、LVPECL、LVDS和CML输出,有3.3V、2.5V和1.8V的供电选项。

引脚分配:Si554的引脚分配如下: - Vc(1脚):模拟输入,控制电压 - OE(2脚):输入,输出使能(高电平有效) - GND(3脚):地 - CLK+(4脚):输出,振荡器输出 - CLK-(5脚,CMOS时N/A):输出,互补输出 - VDD(6脚):电源,供电电压 - FS[1](7脚):输入,频率选择位MSB - FS[0](8脚):输入,频率选择位LSB

参数特性:Si554具有以下参数特性: - 供电电压:3.3V、2.5V、1.8V选项 - 供电电流:根据输出类型不同,电流在60mA到130mA之间 - 工作温度范围:-40°C至85°C - 频率稳定性:比SAW基于的振荡器好3倍 - 调谐斜率:可变,取决于型号 - 模带宽:最高10.7 kHz - 控制电压线性度:±5% - 输出频率特性:标称频率10 MHz至945 MHz,温度稳定性在-40至+85°C范围内为-20至+20 ppm

功能详解:Si554利用Silicon Laboratories的DSPLL®电路提供超低抖动时钟,适用于所有输出频率。与传统VCXO不同,Si554使用单一固定晶体频率提供广泛的输出频率范围。这种基于IC的方法允许晶体谐振器提供卓越的频率稳定性和可靠性。此外,DSPLL时钟合成提供了优越的电源噪声抑制,简化了在通信系统中典型嘈杂环境中生成低抖动时钟的任务。

应用信息:Si554适用于多种应用,包括SONET/SDH、xDSL、低抖动时钟生成、光模块、时钟和数据恢复、10 GbE LAN/WAN等。
*介绍内容由AI识别生成
554CC000210DGR 价格&库存

很抱歉,暂时无法提供与“554CC000210DGR”相匹配的价格&库存,您可以联系我们找货

免费人工找货