0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
74AUP1G240GM

74AUP1G240GM

  • 厂商:

    NXP(恩智浦)

  • 封装:

  • 描述:

    74AUP1G240GM - Low-power inverting buffer/line driver; 3-state - NXP Semiconductors

  • 数据手册
  • 价格&库存
74AUP1G240GM 数据手册
74AUP1G240 Low-power inverting buffer/line driver; 3-state Rev. 01 — 6 November 2006 Product data sheet 1. General description The 74AUP1G240 is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. Schmitt-trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 V to 3.6 V. This device ensures a very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V. This device is fully specified for partial Power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down. The 74AUP1G240 provides the single inverting buffer/line driver with 3-state output. The 3-state output is controlled by the output enable input (OE). A HIGH level at pin OE causes the output to assume a high-impedance OFF-state. This device has the input-disable feature, which allows floating input signals. The inputs are disabled when the output enable input OE is HIGH. 2. Features s Wide supply voltage range from 0.8 V to 3.6 V s High noise immunity s Complies with JEDEC standards: x JESD8-12 (0.8 V to 1.3 V) x JESD8-11 (0.9 V to 1.65 V) x JESD8-7 (1.2 V to 1.95 V) x JESD8-5 (1.8 V to 2.7 V) x JESD8-B (2.7 V to 3.6 V) s ESD protection: x HBM JESD22-A114-D exceeds 5000 V x MM JESD22-A115-A exceeds 200 V x CDM JESD22-C101-C exceeds 1000 V s Low static power consumption; ICC = 0.9 µA (maximum) s Latch-up performance exceeds 100 mA per JESD 78 Class II s Inputs accept voltages up to 3.6 V s Low noise overshoot and undershoot < 10 % of VCC s Input-disable feature allows floating input conditions NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state s IOFF circuitry provides partial Power-down mode operation s Multiple package options s Specified from −40 °C to +85 °C and −40 °C to +125 °C 3. Ordering information Table 1. Ordering information Package Temperature range Name 74AUP1G240GW 74AUP1G240GM 74AUP1G240GF −40 °C to +125 °C −40 °C to +125 °C −40 °C to +125 °C TSSOP5 XSON6 XSON6 Description plastic thin shrink small outline package; 5 leads; body width 1.25 mm Version SOT353-1 Type number plastic extremely thin small outline package; no leads; SOT886 6 terminals; body 1 × 1.45 × 0.5 mm plastic extremely thin small outline package; no leads; SOT891 6 terminals; body 1 × 1 × 0.5 mm 4. Marking Table 2. Marking Marking code p2 p2 p2 Type number 74AUP1G240GW 74AUP1G240GM 74AUP1G240GF 5. Functional diagram 2 1 A OE Y 4 2 4 1 OE A OE Y 001aac528 001aac527 001aac526 Fig 1. Logic symbol Fig 2. IEC logic symbol Fig 3. Logic diagram 74AUP1G240_1 © NXP B.V. 2006. All rights reserved. Product data sheet Rev. 01 — 6 November 2006 2 of 19 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state 6. Pinning information 6.1 Pinning 74AUP1G240 74AUP1G240 OE A 1 2 GND GND 3 001aac525 OE 5 VCC 1 6 VCC OE A 74AUP1G240 1 2 3 6 5 4 VCC n.c. Y A 2 5 n.c. 3 4 Y GND 4 Y 001aac539 001aaf549 Transparent top view Transparent top view Fig 4. Pin configuration SOT353-1 (TSSOP5) Fig 5. Pin configuration SOT886 (XSON6) Fig 6. Pin configuration SOT891 (XSON6) 6.2 Pin description Table 3. Symbol OE A GND Y n.c. VCC Pin description Pin TSSOP5 1 2 3 4 5 XSON6 1 2 3 4 5 6 output enable input data input A ground (0 V) data output Y not connected supply voltage Description 7. Functional description Table 4. Input OE L L H [1] H = HIGH voltage level; L = LOW voltage level; X = Don’t care; Z = high-impedance OFF-state. Function table[1] Output A L H X Y H L Z 74AUP1G240_1 © NXP B.V. 2006. All rights reserved. Product data sheet Rev. 01 — 6 November 2006 3 of 19 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state 8. Limiting values Table 5. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). Symbol VCC IIK VI IOK VO IO ICC IGND Tstg Ptot [1] [2] Parameter supply voltage input clamping current input voltage output clamping current output voltage output current supply current ground current storage temperature total power dissipation Conditions VI < 0 V [1] Min −0.5 −0.5 [1] Max +4.6 −50 +4.6 ±50 +4.6 ±20 50 −50 +150 250 Unit V mA V mA V mA mA mA °C mW VO > VCC or VO < 0 V Active mode and Power-down mode VO = 0 V to VCC −0.5 −65 Tamb = −40 °C to +125 °C [2] - The input and output voltage ratings may be exceeded if the input and output current ratings are observed. For TSSOP5 packages: above 87.5 °C the value of Ptot derates linearly with 4.0 mW/K. For XSON6 packages: above 45 °C the value of Ptot derates linearly with 2.4 mW/K. 9. Recommended operating conditions Table 6. Symbol VCC VI VO Tamb ∆t/∆V Recommended operating conditions Parameter supply voltage input voltage output voltage ambient temperature input transition rise and fall rate VCC = 0.8 V to 3.6 V Active mode Power-down mode; VCC = 0 V Conditions Min 0.8 0 0 0 −40 0 Max 3.6 3.6 VCC 3.6 +125 200 Unit V V V V °C ns/V 10. Static characteristics Table 7. Static characteristics At recommended operating conditions; voltages are referenced to GND (ground = 0 V). Symbol Parameter Tamb = 25 °C VIH HIGH-level input voltage VCC = 0.8 V VCC = 0.9 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V VIL LOW-level input voltage VCC = 0.8 V VCC = 0.9 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V 74AUP1G240_1 Conditions Min Typ Max - Unit V V V V 0.70 × VCC 0.65 × VCC 1.6 2.0 - 0.30 × VCC V 0.35 × VCC V 0.7 0.9 V V 4 of 19 © NXP B.V. 2006. All rights reserved. Product data sheet Rev. 01 — 6 November 2006 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state Table 7. Static characteristics …continued At recommended operating conditions; voltages are referenced to GND (ground = 0 V). Symbol Parameter VOH HIGH-level output voltage Conditions VI = VIH or VIL IO = −20 µA; VCC = 0.8 V to 3.6 V IO = −1.1 mA; VCC = 1.1 V IO = −1.7 mA; VCC = 1.4 V IO = −1.9 mA; VCC = 1.65 V IO = −2.3 mA; VCC = 2.3 V IO = −3.1 mA; VCC = 2.3 V IO = −2.7 mA; VCC = 3.0 V IO = −4.0 mA; VCC = 3.0 V VOL LOW-level output voltage VI = VIH or VIL IO = 20 µA; VCC = 0.8 V to 3.6 V IO = 1.1 mA; VCC = 1.1 V IO = 1.7 mA; VCC = 1.4 V IO = 1.9 mA; VCC = 1.65 V IO = 2.3 mA; VCC = 2.3 V IO = 3.1 mA; VCC = 2.3 V IO = 2.7 mA; VCC = 3.0 V IO = 4.0 mA; VCC = 3.0 V II IOZ IOFF ∆IOFF ICC ∆ICC input leakage current OFF-state output current power-off leakage current additional power-off leakage current supply current additional supply current VI = GND to 3.6 V; VCC = 0 V to 3.6 V VI = VIH or VIL; VO = 0 V to 3.6 V; VCC = 0 V to 3.6 V VI or VO = 0 V to 3.6 V; VCC = 0 V VI or VO = 0 V to 3.6 V; VCC = 0 V to 0.2 V VI = GND or VCC; IO = 0 A; VCC = 0.8 V to 3.6 V data input; VI = VCC − 0.6 V; IO = 0 A; VCC = 3.3 V OE input; VI = VCC − 0.6 V; IO = 0 A; VCC = 3.3 V all inputs; VI = GND to 3.6 V; OE = VCC; VCC = 0.8 V to 3.6 V CI CO input capacitance output capacitance output enabled output disabled Tamb = −40 °C to +85 °C VIH HIGH-level input voltage VCC = 0.8 V VCC = 0.9 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V 0.70 × VCC 0.65 × VCC 1.6 2.0 V V V V VO = GND; VCC = 0 V VCC = 0 V to 3.6 V; VO = GND or VCC 1.7 1.5 pF pF VCC = 0 V to 3.6 V; VI = GND or VCC [1] Min VCC − 0.1 1.11 1.32 2.05 1.9 2.72 2.6 - Typ 0.8 Max 0.1 0.3 × VCC 0.31 0.31 0.31 0.44 0.31 0.44 ±0.1 ±0.1 ±0.2 ±0.2 0.5 40 110 1 - Unit V V V V V V V V V V V V V V V V µA µA µA µA µA µA µA µA pF 0.75 × VCC - [1] [2] 74AUP1G240_1 © NXP B.V. 2006. All rights reserved. Product data sheet Rev. 01 — 6 November 2006 5 of 19 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state Table 7. Static characteristics …continued At recommended operating conditions; voltages are referenced to GND (ground = 0 V). Symbol Parameter VIL LOW-level input voltage Conditions VCC = 0.8 V VCC = 0.9 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V VOH HIGH-level output voltage VI = VIH or VIL IO = −20 µA; VCC = 0.8 V to 3.6 V IO = −1.1 mA; VCC = 1.1 V IO = −1.7 mA; VCC = 1.4 V IO = −1.9 mA; VCC = 1.65 V IO = −2.3 mA; VCC = 2.3 V IO = −3.1 mA; VCC = 2.3 V IO = −2.7 mA; VCC = 3.0 V IO = −4.0 mA; VCC = 3.0 V VOL LOW-level output voltage VI = VIH or VIL IO = 20 µA; VCC = 0.8 V to 3.6 V IO = 1.1 mA; VCC = 1.1 V IO = 1.7 mA; VCC = 1.4 V IO = 1.9 mA; VCC = 1.65 V IO = 2.3 mA; VCC = 2.3 V IO = 3.1 mA; VCC = 2.3 V IO = 2.7 mA; VCC = 3.0 V IO = 4.0 mA; VCC = 3.0 V II IOZ IOFF ∆IOFF ICC ∆ICC input leakage current OFF-state output current power-off leakage current additional power-off leakage current supply current additional supply current VI = GND to 3.6 V; VCC = 0 V to 3.6 V VI = VIH or VIL; VO = 0 V to 3.6 V; VCC = 0 V to 3.6 V VI or VO = 0 V to 3.6 V; VCC = 0 V VI or VO = 0 V to 3.6 V; VCC = 0 V to 0.2 V VI = GND or VCC; IO = 0 A; VCC = 0.8 V to 3.6 V data input; VI = VCC − 0.6 V; IO = 0 A; VCC = 3.3 V OE input; VI = VCC − 0.6 V; IO = 0 A; VCC = 3.3 V all inputs; VI = GND to 3.6 V; OE = VCC; VCC = 0.8 V to 3.6 V Tamb = −40 °C to +125 °C VIH HIGH-level input voltage VCC = 0.8 V VCC = 0.9 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V 0.75 × VCC 0.70 × VCC 1.6 2.0 V V V V [1] Min VCC − 0.1 0.7 × VCC 1.03 1.30 1.97 1.85 2.67 2.55 - Typ - Max Unit 0.30 × VCC V 0.35 × VCC V 0.7 0.9 0.1 0.3 × VCC 0.37 0.35 0.33 0.45 0.33 0.45 ±0.5 ±0.5 ±0.5 ±0.6 0.9 50 120 1 V V V V V V V V V V V V V V V V V V µA µA µA µA µA µA µA µA [1] [2] 74AUP1G240_1 © NXP B.V. 2006. All rights reserved. Product data sheet Rev. 01 — 6 November 2006 6 of 19 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state Table 7. Static characteristics …continued At recommended operating conditions; voltages are referenced to GND (ground = 0 V). Symbol Parameter VIL LOW-level input voltage Conditions VCC = 0.8 V VCC = 0.9 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V VOH HIGH-level output voltage VI = VIH or VIL IO = −20 µA; VCC = 0.8 V to 3.6 V IO = −1.1 mA; VCC = 1.1 V IO = −1.7 mA; VCC = 1.4 V IO = −1.9 mA; VCC = 1.65 V IO = −2.3 mA; VCC = 2.3 V IO = −3.1 mA; VCC = 2.3 V IO = −2.7 mA; VCC = 3.0 V IO = −4.0 mA; VCC = 3.0 V VOL LOW-level output voltage VI = VIH or VIL IO = 20 µA; VCC = 0.8 V to 3.6 V IO = 1.1 mA; VCC = 1.1 V IO = 1.7 mA; VCC = 1.4 V IO = 1.9 mA; VCC = 1.65 V IO = 2.3 mA; VCC = 2.3 V IO = 3.1 mA; VCC = 2.3 V IO = 2.7 mA; VCC = 3.0 V IO = 4.0 mA; VCC = 3.0 V II IOZ IOFF ∆IOFF ICC ∆ICC input leakage current OFF-state output current power-off leakage current additional power-off leakage current supply current additional supply current VI = GND to 3.6 V; VCC = 0 V to 3.6 V VI = VIH or VIL; VO = 0 V to 3.6 V; VCC = 0 V to 3.6 V VI or VO = 0 V to 3.6 V; VCC = 0 V VI or VO = 0 V to 3.6 V; VCC = 0 V to 0.2 V VI = GND or VCC; IO = 0 A; VCC = 0.8 V to 3.6 V data input; VI = VCC − 0.6 V; IO = 0 A; VCC = 3.3 V OE input; VI = VCC − 0.6 V; IO = 0 A; VCC = 3.3 V all inputs; VI = GND to 3.6 V; OE = VCC; VCC = 0.8 V to 3.6 V [1] [2] One input at VCC − 0.6 V, other input at VCC or GND. To show ICC remains very low when the input-disable feature is enabled. [1] Min - Typ - Max Unit 0.25 × VCC V 0.30 × VCC V 0.7 0.9 0.11 0.41 0.39 0.36 0.50 0.36 0.50 ±0.75 ±0.75 ±0.75 ±0.75 1.4 75 180 1 V V V V V V V V V V V V V V V V V µA µA µA µA µA µA µA µA VCC − 0.11 0.6 × VCC 0.93 1.17 1.77 1.67 2.40 2.30 - 0.33 × VCC V [1] [2] 74AUP1G240_1 © NXP B.V. 2006. All rights reserved. Product data sheet Rev. 01 — 6 November 2006 7 of 19 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state 11. Dynamic characteristics Table 8. Dynamic characteristics Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 9 Symbol Parameter Conditions Min CL = 5 pF tpd propagation delay A to Y; see Figure 7 VCC = 0.8 V VCC = 1.1 V to 1.3 V VCC = 1.4 V to 1.6 V VCC = 1.65 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V ten enable time OE to Y; see Figure 8 VCC = 0.8 V VCC = 1.1 V to 1.3 V VCC = 1.4 V to 1.6 V VCC = 1.65 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V tdis disable time OE to Y; see Figure 8 VCC = 0.8 V VCC = 1.1 V to 1.3 V VCC = 1.4 V to 1.6 V VCC = 1.65 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V CL = 10 pF tpd propagation delay A to Y; see Figure 7 VCC = 0.8 V VCC = 1.1 V to 1.3 V VCC = 1.4 V to 1.6 V VCC = 1.65 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V [2] [4] [3] [2] 25 °C Typ[1] Max −40 °C to +125 °C Min Max (85 °C) Max (125 °C) Unit 3.0 2.3 2.0 1.8 1.4 3.1 2.5 2.1 1.8 1.7 2.0 1.6 1.5 1.1 1.3 22.3 5.8 4.0 3.2 2.6 2.3 70.2 6.4 4.4 3.6 2.8 2.5 14.8 4.3 3.2 3.0 2.2 2.5 12.6 7.3 5.5 4.1 3.6 14.3 8.1 6.2 4.6 4.0 7.4 5.2 4.8 3.5 3.9 2.8 2.1 1.9 1.5 1.3 2.8 2.2 1.9 1.7 1.7 2.3 1.7 1.5 1.4 1.4 14.1 8.5 6.7 4.8 4.1 15.9 9.5 7.4 5.4 4.7 8.3 5.9 5.5 4.0 4.5 15.5 9.5 7.4 5.3 4.6 17.5 10.5 8.2 6.0 5.3 9.2 6.5 6.1 4.5 5.0 ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 3.5 2.2 2.0 1.8 1.7 25.7 6.6 4.6 3.8 3.1 2.8 14.5 8.4 6.4 4.8 4.3 3.2 2.0 1.8 1.7 1.7 16.3 9.9 7.7 5.7 5.0 18.0 10.9 8.6 6.4 5.5 ns ns ns ns ns ns 74AUP1G240_1 © NXP B.V. 2006. All rights reserved. Product data sheet Rev. 01 — 6 November 2006 8 of 19 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state Table 8. Dynamic characteristics …continued Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 9 Symbol Parameter Conditions Min ten enable time OE to Y; see Figure 8 VCC = 0.8 V VCC = 1.1 V to 1.3 V VCC = 1.4 V to 1.6 V VCC = 1.65 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V tdis disable time OE to Y; see Figure 8 VCC = 0.8 V VCC = 1.1 V to 1.3 V VCC = 1.4 V to 1.6 V VCC = 1.65 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V CL = 15 pF tpd propagation delay A to Y; see Figure 7 VCC = 0.8 V VCC = 1.1 V to 1.3 V VCC = 1.4 V to 1.6 V VCC = 1.65 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V ten enable time OE to Y; see Figure 8 VCC = 0.8 V VCC = 1.1 V to 1.3 V VCC = 1.4 V to 1.6 V VCC = 1.65 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V tdis disable time OE to Y; see Figure 8 VCC = 0.8 V VCC = 1.1 V to 1.3 V VCC = 1.4 V to 1.6 V VCC = 1.65 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V [4] [3] [2] [4] [3] 25 °C Typ[1] Max −40 °C to +125 °C Min Max (85 °C) 18.2 10.9 8.5 6.4 5.7 10.0 7.1 7.1 5.2 6.4 Max (125 °C) 20.1 12.0 9.4 7.1 6.3 11.0 7.9 7.9 5.7 7.1 Unit 3.6 2.3 2.0 1.8 1.8 3.4 2.1 2.3 1.6 2.1 74.0 7.4 5.1 4.1 3.4 3.1 33.7 5.4 4.1 4.2 3.0 3.8 16.3 9.2 7.1 5.4 4.8 9.0 6.3 6.3 4.6 5.7 3.2 2.1 1.8 1.7 1.7 3.2 2.1 1.8 1.7 1.7 ns ns ns ns ns ns ns ns ns ns ns ns 3.9 3.0 2.2 2.0 2.0 4.0 3.0 2.3 2.1 2.1 4.3 3.0 3.0 2.1 2.9 29.0 7.4 5.1 4.2 3.5 3.3 77.8 8.2 5.6 4.6 3.9 3.6 62.5 6.6 5.0 5.3 3.8 5.0 16.3 9.4 7.2 5.4 4.9 18.2 10.3 7.9 6.0 5.5 10.4 7.4 7.8 5.7 7.4 3.6 2.5 2.1 1.9 1.9 3.6 2.5 2.1 2.0 1.9 3.6 2.5 2.1 2.0 1.9 18.4 11.1 8.7 6.5 5.7 20.4 12.2 9.5 7.2 6.4 11.6 8.4 8.7 6.4 8.3 20.2 12.3 9.6 7.2 6.4 22.5 13.4 10.5 7.9 7.1 12.8 9.3 9.7 7.1 9.1 ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 74AUP1G240_1 © NXP B.V. 2006. All rights reserved. Product data sheet Rev. 01 — 6 November 2006 9 of 19 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state Table 8. Dynamic characteristics …continued Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 9 Symbol Parameter Conditions Min CL = 30 pF tpd propagation delay A to Y; see Figure 7 VCC = 0.8 V VCC = 1.1 V to 1.3 V VCC = 1.4 V to 1.6 V VCC = 1.65 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V ten enable time OE to Y; see Figure 8 VCC = 0.8 V VCC = 1.1 V to 1.3 V VCC = 1.4 V to 1.6 V VCC = 1.65 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V tdis disable time OE to Y; see Figure 8 VCC = 0.8 V VCC = 1.1 V to 1.3 V VCC = 1.4 V to 1.6 V VCC = 1.65 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V [4] [3] [2] 25 °C Typ[1] Max −40 °C to +125 °C Min Max (85 °C) Max (125 °C) Unit 5.0 4.0 2.9 2.7 2.6 5.2 4.0 3.0 2.8 2.8 6.0 4.4 5.1 3.6 5.2 39.1 9.7 6.7 5.5 4.6 4.3 89.4 10.6 7.3 6.0 5.0 4.8 68.9 9.3 7.7 8.8 6.2 8.8 21.6 12.3 9.5 7.1 6.4 23.8 13.2 10.2 7.8 7.1 15.0 11.0 12.4 9.0 12.7 4.6 3.0 2.7 2.5 2.5 4.6 3.0 2.7 2.6 2.6 4.6 3.0 2.7 2.6 2.6 24.3 14.6 11.5 8.6 7.7 26.7 15.7 12.3 9.3 8.4 16.5 12.2 13.7 10.0 14.0 26.8 16.1 12.6 9.5 8.5 29.5 17.4 13.6 10.3 9.3 18.2 13.4 15.1 11.0 15.4 ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 74AUP1G240_1 © NXP B.V. 2006. All rights reserved. Product data sheet Rev. 01 — 6 November 2006 10 of 19 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state Table 8. Dynamic characteristics …continued Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 9 Symbol Parameter Conditions Min CL = 5 pF, 10 pF, 15 pF and 30 pF CPD power dissipation capacitance fi = 1 MHz; VI = GND to VCC VCC = 0.8 V VCC = 1.1 V to 1.3 V VCC = 1.4 V to 1.6 V VCC = 1.65 V to 1.95 V VCC = 2.3 V to 2.7 V VCC = 3.0 V to 3.6 V [1] [2] [3] [4] [5] All typical values are measured at nominal VCC. tpd is the same as tPLH and tPHL ten is the same as tPZH and tPZL tdis is the same as tPHZ and tPLZ CPD is used to determine the dynamic power dissipation (PD in µW). PD = CPD × VCC2 × fi × N + Σ(CL × VCC2 × fo) where: fi = input frequency in MHz; fo = output frequency in MHz; CL = output load capacitance in pF; VCC = supply voltage in V; N = number of inputs switching; Σ(CL × VCC2 × fo) = sum of the outputs. [5] 25 °C Typ[1] Max −40 °C to +125 °C Min Max (85 °C) Max (125 °C) Unit - 2.7 2.9 3.0 3.2 3.7 4.2 - - - - pF pF pF pF pF pF 12. Waveforms VI A input GND t PHL VOH Y output VOL VM mna640 VM t PLH Measurement points are given in Table 9. Logic levels: VOL and VOH are typical output voltage drop that occur with the output load. Fig 7. The data input (A) to output (Y) propagation delays Table 9. VCC 0.8 V to 3.6 V 74AUP1G240_1 Measurement points Output VM 0.5 × VCC Input VM 0.5 × VCC VI VCC tr = tf ≤ 3.0 ns © NXP B.V. 2006. All rights reserved. Supply voltage Product data sheet Rev. 01 — 6 November 2006 11 of 19 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state VI OE input GND tPLZ VCC output LOW-to-OFF OFF-to-LOW VOL tPHZ VOH output HIGH-to-OFF OFF-to-HIGH GND outputs enabled outputs disabled outputs enabled mna644 VM tPZL VM VX tPZH VY VM Measurement points are given in Table 10. Logic levels: VOL and VOH are typical output voltage drop that occur with the output load. Fig 8. Enable and disable time Table 10. VCC 0.8 V to 1.6 V 1.65 V to 2.7 V 3.0 V to 3.6 V Measurement points Input VM 0.5 × VCC 0.5 × VCC 0.5 × VCC Output VM 0.5 × VCC 0.5 × VCC 0.5 × VCC VX VOL + 0.1 V VOL + 0.15 V VOL + 0.3 V VY VOH − 0.1 V VOH − 0.15 V VOH − 0.3 V Supply voltage 74AUP1G240_1 © NXP B.V. 2006. All rights reserved. Product data sheet Rev. 01 — 6 November 2006 12 of 19 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state VCC VEXT 5 kΩ PULSE GENERATOR VI VO DUT RT CL RL 001aac521 Test data is given in Table 11. Definitions for test circuit: RL = Load resistance. CL = Load capacitance including jig and probe capacitance. RT = Termination resistance should be equal to the output impedance Zo of the pulse generator. VEXT = External voltage for measuring switching times. Fig 9. Load circuitry for switching times Table 11. VCC 0.8 V to 3.6 V [1] Test data Load CL 5 pF, 10 pF, 15 pF and 30 pF RL[1] 5 kΩ or 1 MΩ VEXT tPLH, tPHL open tPZH, tPHZ GND tPZL, tPLZ 2 × VCC Supply voltage For measuring enable and disable times RL = 5 kΩ, for measuring propagation delays, setup and hold times and pulse width RL = 1 MΩ. 74AUP1G240_1 © NXP B.V. 2006. All rights reserved. Product data sheet Rev. 01 — 6 November 2006 13 of 19 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state 13. Package outline TSSOP5: plastic thin shrink small outline package; 5 leads; body width 1.25 mm SOT353-1 D E A X c y HE vMA Z 5 4 A2 A1 (A3) θ A 1 e e1 bp 3 wM detail X Lp L 0 1.5 scale 3 mm DIMENSIONS (mm are the original dimensions) UNIT mm A max. 1.1 A1 0.1 0 A2 1.0 0.8 A3 0.15 bp 0.30 0.15 c 0.25 0.08 D(1) 2.25 1.85 E(1) 1.35 1.15 e 0.65 e1 1.3 HE 2.25 2.0 L 0.425 Lp 0.46 0.21 v 0.3 w 0.1 y 0.1 Z(1) 0.60 0.15 θ 7° 0° Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. OUTLINE VERSION SOT353-1 REFERENCES IEC JEDEC MO-203 JEITA SC-88A EUROPEAN PROJECTION ISSUE DATE 00-09-01 03-02-19 Fig 10. Package outline SOT353-1 (TSSOP5) 74AUP1G240_1 © NXP B.V. 2006. All rights reserved. Product data sheet Rev. 01 — 6 November 2006 14 of 19 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state XSON6: plastic extremely thin small outline package; no leads; 6 terminals; body 1 x 1.45 x 0.5 mm SOT886 b 1 2 3 4× L1 L (2) e 6 e1 5 e1 4 6× (2) A A1 D E terminal 1 index area 0 DIMENSIONS (mm are the original dimensions) UNIT mm A (1) max 0.5 A1 max 0.04 b 0.25 0.17 D 1.5 1.4 E 1.05 0.95 e 0.6 e1 0.5 L 0.35 0.27 L1 0.40 0.32 1 scale 2 mm Notes 1. Including plating thickness. 2. Can be visible in some manufacturing processes. OUTLINE VERSION SOT886 REFERENCES IEC JEDEC MO-252 JEITA EUROPEAN PROJECTION ISSUE DATE 04-07-15 04-07-22 Fig 11. Package outline SOT886 (XSON6) 74AUP1G240_1 © NXP B.V. 2006. All rights reserved. Product data sheet Rev. 01 — 6 November 2006 15 of 19 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state XSON6: plastic extremely thin small outline package; no leads; 6 terminals; body 1 x 1 x 0.5 mm SOT891 1 2 b 3 L1 e L 6 e1 5 e1 4 A A1 D E terminal 1 index area 0 1 scale 2 mm DIMENSIONS (mm are the original dimensions) UNIT mm A max 0.5 A1 max 0.04 b 0.20 0.12 D 1.05 0.95 E 1.05 0.95 e 0.55 e1 0.35 L 0.35 0.27 L1 0.40 0.32 OUTLINE VERSION SOT891 REFERENCES IEC JEDEC JEITA EUROPEAN PROJECTION ISSUE DATE 05-03-11 05-04-06 Fig 12. Package outline SOT891 (XSON6) 74AUP1G240_1 © NXP B.V. 2006. All rights reserved. Product data sheet Rev. 01 — 6 November 2006 16 of 19 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state 14. Abbreviations Table 12. Acronym CDM CMOS DUT ESD HBM MM TTL Abbreviations Description Charged Device Model Complementary Metal Oxide Semiconductor Device Under Test ElectroStatic Discharge Human Body Model Machine Model Transistor-Transistor Logic 15. Revision history Table 13. Revision history Release date 20061106 Data sheet status Product data sheet Change notice Supersedes Document ID 74AUP1G240_1 74AUP1G240_1 © NXP B.V. 2006. All rights reserved. Product data sheet Rev. 01 — 6 November 2006 17 of 19 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state 16. Legal information 16.1 Data sheet status Document status[1][2] Objective [short] data sheet Preliminary [short] data sheet Product [short] data sheet [1] [2] [3] Product status[3] Development Qualification Production Definition This document contains data from the objective specification for product development. This document contains data from the preliminary specification. This document contains the product specification. Please consult the most recently issued document before initiating or completing a design. The term ‘short data sheet’ is explained in section “Definitions”. The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. 16.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk. Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. 16.3 Disclaimers General — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or 16.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. 17. Contact information For additional information, please visit: http://www.nxp.com For sales office addresses, send an email to: salesaddresses@nxp.com 74AUP1G240_1 © NXP B.V. 2006. All rights reserved. Product data sheet Rev. 01 — 6 November 2006 18 of 19 NXP Semiconductors 74AUP1G240 Low-power inverting buffer/line driver; 3-state 18. Contents 1 2 3 4 5 6 6.1 6.2 7 8 9 10 11 12 13 14 15 16 16.1 16.2 16.3 16.4 17 18 General description . . . . . . . . . . . . . . . . . . . . . . 1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Ordering information . . . . . . . . . . . . . . . . . . . . . 2 Marking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 Functional diagram . . . . . . . . . . . . . . . . . . . . . . 2 Pinning information . . . . . . . . . . . . . . . . . . . . . . 3 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 3 Functional description . . . . . . . . . . . . . . . . . . . 3 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 4 Recommended operating conditions. . . . . . . . 4 Static characteristics. . . . . . . . . . . . . . . . . . . . . 4 Dynamic characteristics . . . . . . . . . . . . . . . . . . 8 Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Package outline . . . . . . . . . . . . . . . . . . . . . . . . 14 Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . . 17 Revision history . . . . . . . . . . . . . . . . . . . . . . . . 17 Legal information. . . . . . . . . . . . . . . . . . . . . . . 18 Data sheet status . . . . . . . . . . . . . . . . . . . . . . 18 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 Contact information. . . . . . . . . . . . . . . . . . . . . 18 Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section ‘Legal information’. © NXP B.V. 2006. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 6 November 2006 Document identifier: 74AUP1G240_1
74AUP1G240GM 价格&库存

很抱歉,暂时无法提供与“74AUP1G240GM”相匹配的价格&库存,您可以联系我们找货

免费人工找货