0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
74AVC16835ADGV,112

74AVC16835ADGV,112

  • 厂商:

    NXP(恩智浦)

  • 封装:

    TVSOP56_11.3X4.4MM

  • 描述:

    IC BUF NON-INVERT 3.6V 56TSSOP

  • 数据手册
  • 价格&库存
74AVC16835ADGV,112 数据手册
Important notice Dear Customer, On 7 February 2017 the former NXP Standard Product business became a new company with the tradename Nexperia. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below. Instead of http://www.nxp.com, http://www.philips.com/ or http://www.semiconductors.philips.com/, use http://www.nexperia.com Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email) Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below: - © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved Should be replaced with: - © Nexperia B.V. (year). All rights reserved. If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via salesaddresses@nexperia.com). Thank you for your cooperation and understanding, Kind regards, Team Nexperia INTEGRATED CIRCUITS 74AVC16835A 18-bit registered driver with Dynamic Controlled Outputs (3-State) Product data Supersedes data of 2000 Jul 25    2002 Mar 15 Philips Semiconductors Product data 18-bit registered driver with Dynamic Controlled Outputs (3-State) FEATURES 74AVC16835A PIN CONFIGURATION • Wide supply voltage range of 1.2 V to 3.6 V • Complies with JEDEC standard no. 8-1A/5/7 • CMOS low power consumption • Input/output tolerant up to 3.6 V • DCO (Dynamic Controlled Output) circuit dynamically changes output impedance, resulting in noise reduction without speed degradation • Low inductance multiple VCC and GND pins for minimum noise and ground bounce • Power off disables 74AVC16835A outputs, permitting Live Insertion • Integrated input diodes to minimize input overshoot and undershoot • Full PC133 solution provided when used with PCK2509S or PCK2510S and CBT16292 DESCRIPTION The 74AVC16835A is a 18-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). This product is designed to have an extremely fast propagation delay and a minimum amount of power consumption. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor (Live Insertion). A Dynamic Controlled Output (DCO) circuitry is implemented to support termination line drive during transient. See the graphs on page 8 for typical curves. NC 1 56 GND NC 2 55 NC Y0 3 54 A0 GND 4 53 GND Y1 5 52 A1 Y2 6 51 A2 VCC 7 50 VCC Y3 8 49 A3 Y4 9 48 A4 Y5 10 47 A5 GND 11 46 GND Y6 12 45 A6 Y7 13 44 A7 Y8 14 43 A8 Y9 15 42 A9 Y10 16 41 A10 Y11 17 40 A11 GND 18 39 GND Y12 19 38 A12 Y13 20 37 A13 Y14 21 36 A14 VCC 22 35 VCC Y15 23 34 A15 Y16 24 33 A16 GND 25 32 GND Y17 26 31 A17 OE 27 30 CP LE 28 29 GND SH00130 QUICK REFERENCE DATA GND = 0 V; Tamb = 25°C; tr = tf ≤ 2.0 ns; CL = 30 pF. SYMBOL PARAMETER CONDITIONS tPHL/tPLH Propagation delay An to Yn VCC = 1.8 V VCC = 2.5 V VCC = 3.3 V tPHL/tPLH Propagation delay LE to Yn; CP to Yn VCC = 1.8 V VCC = 2.5 V VCC = 3.3 V CI Input capacitance CPD Power dissipation dissi ation capacitance ca acitance per er buffer VI = GND to VCC1 TYPICAL UNIT 2.1 1.7 1.5 ns 2.2 1.9 1.7 ns 3.8 pF Outputs enabled 25 Output disabled 6 pF F NOTE: 1. CPD is used to determine the dynamic power dissipation (PD in µW): PD = CPD × VCC2 × fi + S (CL × VCC2 × fo) where: fi = input frequency in MHz; CL = output load capacitance in pF; fo = output frequency in MHz; VCC = supply voltage in V; S (CL × VCC2 × fo) = sum of outputs. ORDERING INFORMATION TEMPERATURE RANGE ORDER CODE DRAWING NUMBER 56-Pin Plastic 0.5 mm pitch TSSOP –40 to +85 °C 74AVC16835ADGG SOT364-1 56-Pin Plastic 0.4 mm pitch TSSOP (TVSOP) –40 to +85 °C 74AVC16835ADGV SOT481-2 PACKAGES 2002 Mar 15 2 853-2208 27859 Philips Semiconductors Product data 18-bit registered driver with Dynamic Controlled Outputs (3-State) PIN DESCRIPTION LOGIC SYMBOL (IEEE/IEC) PIN NUMBER SYMBOL 1, 2, 55 NC NAME AND FUNCTION No connection 3, 5, 6, 8, 9, 10, 12, 13, 14, 15, 16, 17, 19, 20, 21, 23, 24, 26 Y0 to Y17 4, 11, 18, 25, 32, 39, 46, 53, 56 GND Ground (0V) 7, 22, 35, 50 VCC 27 28 30 Data outputs OE 27 CP 30 LE 28 EN1 2C3 C3 G2 Y0 3 54 A0 Positive supply voltage Y1 5 52 A1 Output enable input (active LOW) 6 51 OE Y2 A2 Y3 8 49 A3 Latch enable input (active HIGH) 9 48 LE Y4 A4 Y5 10 47 A5 Clock input Y6 12 45 A6 Y7 13 44 A7 Y8 14 43 A8 Y9 15 42 Y10 16 41 A10 Y11 17 40 A11 Y12 19 38 A12 Y13 20 37 A13 Y14 21 36 A14 Y15 23 34 A15 Y16 24 33 A16 Y17 26 31 A17 CP 54, 52, 51, 49, 48, 47, 45, 44, 43, 42, 41, 40, 38, 37, 36, 34, 33, 31 74AVC16835A A0 to A17 Data inputs LOGIC SYMBOL OE 1∇ 1 3D CP A9 SH00154 FUNCTION TABLE INPUTS LE D A1 Y1 LE CP H L X Z ↑ TO THE 17 OTHER CHANNELS SH00201 LE CP A H X X X L H X L L L H X H H L L ↑ L L L L ↑ H H L L H X Y01 L L L X Y02 = = = = = Z HIGH voltage level LOW voltage level Don’t care High impedance “off” state LOW-to-HIGH level transition NOTES: 1. Output level before the indicated steady-state input conditions were established, provided that CP is high before LE goes low. 2. Output level before the indicated steady-state input conditions were established. TYPICAL INPUT (DATA OR CONTROL) VCC A1 SH00200 2002 Mar 15 OUTPUTS OE 3 Philips Semiconductors Product data 18-bit registered driver with Dynamic Controlled Outputs (3-State) 74AVC16835A SDRAM SDRAM SDRAM SDRAM SDRAM SDRAM SDRAM SDRAM SDRAM SDRAM SDRAM SDRAM SDRAM SDRAM SDRAM SDRAM SDRAM 168-pin SDR SDRAM DIMM SDRAM BACK SIDE FRONT SIDE 74AVC16835A 74AVC16835A 74AVC16835A PCK2509S or PCK2510S The PLL clock distribution device and AVCM registered drivers reduce signal loads on the memory controller and prevent timing delays and waveform distortions that would cause unreliable operation SW00726 RECOMMENDED OPERATING CONDITIONS SYMBOL VCC VI VO PARAMETER CONDITIONS MIN MAX UNIT DC supply voltage (according to JEDEC Low Voltage Standards) 1.65 2.3 3.0 1.95 2.7 3.6 V DC supply voltage (for low voltage applications) 1.2 3.6 V DC Input voltage range 0 3.6 V DC output voltage range; output 3-State 0 3.6 DC output voltage range; output HIGH or LOW state 0 VCC –40 +85 °C 0 0 0 30 20 10 ns/V Tamb Operating free-air temperature range tr, tf Input rise and fall times VCC = 1.65 to 2.3 V VCC = 2.3 to 3.0 V VCC = 3.0 to 3.6 V V ABSOLUTE MAXIMUM RATINGS In accordance with the Absolute Maximum Rating System (IEC 134). Voltages are referenced to GND (ground = 0V). PARAMETER SYMBOL VCC CONDITIONS DC supply voltage RATING UNIT –0.5 to +4.6 V IIK DC input diode current VI t0 VI DC input voltage For all inputs1 IOK DC output diode current VO uVCC or VO t 0 VO DC output voltage; output 3-State Note 1 VO DC output voltage; output HIGH or LOW state Note 1 –0.5 to VCC +0.5 V IO DC output source or sink current VO = 0 to VCC "50 mA "100 mA –65 to +150 °C IGND, ICC Tstg PTOT DC VCC or GND current Storage temperature range Power dissipation per package –plastic thin-medium-shrink (TSSOP) For temperature range: –40 to +125°C above +55°C derate linearly with 8 mW/K NOTE: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. 2002 Mar 15 4 –50 mA –0.5 to 4.6 V "50 mA –0.5 to 4.6 V 600 mW Philips Semiconductors Product data 18-bit registered driver with Dynamic Controlled Outputs (3-State) 74AVC16835A DC ELECTRICAL CHARACTERISTICS Over recommended operating conditions. Voltage are referenced to GND (ground = 0 V). LIMITS SYMBOL PARAMETER TEST CONDITIONS Temp = –40°C to +85°C MIN VCC = 1.2 V VIH HIGH level Input voltage UNIT TYP1 MAX VCC – – 0.65VCC 0.9 – VCC = 2.3 to 2.7 V 1.7 1.2 – VCC = 3.0 to 3.6 V VCC = 1.65 to 1.95 V V 2.0 1.5 – VCC = 1.2 V – – GND VCC = 1.65 to 1.95 V – 0.9 0.35VCC VCC = 2.3 to 2.7 V – 1.2 0.7 VCC = 3.0 to 3.6 V – 1.5 0.8 VCC = 1.65 to 3.6 V; VI = VIH or VIL; IO = –100 µA 0 20 VCC0.20 VCC – VCC = 1.65 V; VI = VIH or VIL; IO = –4 mA VCC0.45 VCC0.10 – VCC = 2.3 V; VI = VIH or VIL; IO = –8 mA VCC0.55 VCC0.28 – VCC = 3.0 V; VI = VIH or VIL; IO = –12 mA VCC0.70 VCC0.32 – VCC = 1.65 to 3.6 V; VI = VIH or VIL; IO = 100 µA – GND 0 20 0.20 VCC = 1.65 V; VI = VIH or VIL; IO = 4 mA – 0.10 0.45 VCC = 2.3 V; VI = VIH or VIL; IO = 8 mA – 0.26 0.55 VCC = 3.0 V; VI = VIH or VIL; IO = 12 mA – 0.36 0.70 Input In ut leakage current VCC = 1.65 1 65 to 3.6 3 6 V; VI = VCC or GND – 0.1 2.5 IOFF 3-State output OFF-state current VCC = 0 V; VI or VO = 3.6 V – 0.1 10 µA IIHZ/IILZ 3-State output OFF-state current VCC = 1.65 to 3.6 V; VI = VCC or GND – 0.1 12.5 µA VCC = 1.65 to 2.7 V; VI = VIH or VIL; VO = VCC or GND – 0.1 5 VCC = 3.0 to 3.6 V; VI = VIH or VIL; VO = VCC or GND – 0.1 10 VCC = 1.65 to 2.7 V; VI = VCC or GND; IO = 0 – 0.1 20 VCC = 3.0 to 3.6 V; VI = VCC or GND; IO = 0 – 0.2 40 VIL VOH VOL II IOZ O ICC LOW level Input voltage HIGH level output voltage g LOW level output voltage g 3 State output OFF-state 3-State OFF state current Quiescent supply current NOTE: 1. All typical values are at Tamb = 25°C. 2002 Mar 15 5 V V V µA µA µA Philips Semiconductors Product data 18-bit registered driver with Dynamic Controlled Outputs (3-State) 74AVC16835A AC CHARACTERISTICS GND = 0 V; tr = tf ≤ 2.0 ns; CL = 30 pF LIMITS SYMBOL PARAMETER WAVEFORM VCC = 1.5 ± 0.1 V VCC = 3.3 ± 0.3 V VCC = 2.5 ± 0.2 V VCC = 1.8 ± 0.15 V MIN TYP1 MAX MIN TYP1 MAX MIN TYP1 MAX MIN VCC = 1.5 V VCC = 1.2 V MAX TYP TYP UNIT Propagation delay An to Yn 1 0.9 1.5 2.5 1.0 1.7 3.0 1.3 2.1 4.2 1.6 5.1 3.6 5.2 ns Propagation delay LE to Yn 2 0.9 1.6 2.9 1.1 1.9 3.5 1.3 2.2 4.0 1.6 4.6 2.8 4.2 ns Propagation delay CP to Yn 3 0.8 1.7 2.7 1.0 1.8 3.0 1.5 2.2 3.7 1.6 4.6 2.9 4.3 ns tPZH/tPZL 3-State output enable time OE to Yn 6 1.2 2.1 4.0 1.5 2.5 4.5 2.2 3.1 5.8 2.5 7.6 4.4 6.3 ns tPHZ/tPLZ 3-State output disable time OE to Yn 6 1.1 2.6 4.8 1.2 2.2 4.5 2.0 3.1 5.6 2.2 7.6 4.1 5.5 ns CP pulse width HIGH or LOW 3 1.0 – – 1.2 – – 2.0 – – – – – – ns LE pulse width HIGH 2 1.0 – – 1.2 – – 2.0 – – – – – – ns Set-up time An to CP 5 0 –0.3 – 0 –0.2 – 0 –0.2 – 0.2 – 0 0 ns Set-up time An to LE 4 1.0 0.5 – 0.7 0.3 – 1.1 0.6 – 1.6 – 0.9 1.5 ns Hold time An to CP 5 1.3 0.6 – 0.7 0.3 – 0.7 0.3 – 0.7 – 0.3 0.1 ns Hold time An to LE 4 0.3 0.8 – 0.2 0 – 0.2 –0.2 – 0 – –0.3 –0.7 ns Maximum clock pulse frequency 3 500 – – 400 – – 250 – – – – – – MHz tPHL/tPLH tW tSU S th fmax NOTE: 1. All typical values are measured at Tamb = 25°C and at VCC = 1.8 V, 2.5 V, 3.3 V. 2002 Mar 15 6 Philips Semiconductors Product data 18-bit registered driver with Dynamic Controlled Outputs (3-State) 74AVC16835A ÉÉÉ ÉÉÉÉÉÉÉÉ ÉÉÉ ÉÉÉ ÉÉÉÉÉÉÉÉ ÉÉÉ ÉÉÉ ÉÉÉÉÉÉÉÉ ÉÉÉ AC WAVEFORMS FOR VCC = 3.0 V TO 3.6 V RANGE VI An INPUT VM = 0.5 VCC VX = VOL + 0.300 V VY = VOH – 0.300 V VOL and VOH are the typical output voltage drop that occur with the output load. VI = VCC VM GND th th tSU tSU VI LE INPUT VM GND AC WAVEFORMS FOR VCC = 2.3 V TO 2.7 V AND VCC < 2.3 V RANGE NOTE: The shaded areas indicate when the input is permitted to change for predictable output performance. VM = 0.5 VCC VX = VOL + 0.15 V VY = VOH – 0.15 V VOL and VOH are the typical output voltage drop that occur with the output load. VI = VCC VM = 0.5VCC at VCC = 2.3 to 2.7V SH00133 Waveform 4. Data set-up and hold times for the An input to the LE input VI VI VM CP INPUT An INPUT GND VM tsu tsu GND VI VOH An INPUT Yn OUTPUT VM GND VOL VOH NOTE: VM = 0.5VCC at VCC = 2.3 to 2.7 V SH00132 th VM Yn OUTPUT Waveform 1. Input (An) to output (Yn) propagation delay VOL NOTE: The shaded areas indicate when the input is permitted to change for predictable output performance. VM = 0.5VCC at VCC = 2.3 to 2.7 V SH00136 VI LE INPUT ÉÉÉÉÉÉÉÉÉÉÉ ÉÉÉ ÉÉÉÉÉÉÉÉÉÉÉ ÉÉÉ ÉÉÉÉÉÉÉÉÉÉÉ ÉÉÉ th tPLH tPHL VM Waveform 5. Data set-up and hold times for the An input to the clock CP input VM tW GND tPHL tPLH VOH VI VM Yn OUTPUT nOE INPUT VM VOL GND NOTE: VM = 0.5VCC at VCC = 2.3 to 2.7V SH00134 Waveform 2. Latch enable input (LE) pulse width, the latch enable input to output (Yn) propagation delays. tPLZ tPZL VCC OUTPUT LOW-to-OFF OFF-to-LOW VM VX 1/fMAX VOL VI CP INPUT GND VM tPHZ VM tPZH VOH tW tPHL OUTPUT HIGH-to-OFF OFF-to-HIGH tPLH VY VM VOH Yn OUTPUT GND VM outputs enabled outputs disabled outputs enabled VOL NOTE: VM = 0.5VCC at VCC = 2.3 to 2.7 V NOTE: VM = 0.5VCC at VCC = 2.3 to 2.7 V SH00135 Waveform 3. The clock (CP) to Yn propagation delays, the clock pulse width and the maximum clock frequency. 2002 Mar 15 SH00137 Waveform 6. 3-State enable and disable times 7 Philips Semiconductors Product data 18-bit registered driver with Dynamic Controlled Outputs (3-State) TEST CIRCUIT 74AVC16835A GRAPHS S1 3.5 RL VO VI PULSE GENERATOR 2 * VCC Open GND VOL OUTPUT VOLTAGE (V) VCC D.U.T. RT RL CL Test Circuit for switching times 3 2.5 VCC = 3.3 V 2 1.5 VCC = 2.5 V 1 VCC = 1.8 V 0.5 0 0 DEFINITIONS 50 100 150 200 250 I OL OUTPUT CURRENT (mA) RL = Load resistor CL = Load capacitance includes jig and probe capacitance RT = Termination resistance should be equal to ZOUT of pulse generators. SH00204 SWITCH POSITION TEST tPLH/tPHL tPLZ/tPZL tPHZ/tPZH S1 Open 2 VCC GND VCC VI RL < 2.3 V VCC 1000 Ω 2.3–2.7 V VCC 500 Ω 3.0 V VCC 500 Ω Figure 2. Output voltage (VOL) vs. output current (IOL) 3.5 VOH OUTPUT VOLTAGE (V) SV01018 Figure 1. Load circuitry for switching times 3.0 2.5 2.0 1.5 1.0 V = 3.3 V 0.5 CC 0.0 –250 VCC = 2.5 V –200 –150 VCC = 1.8 V –100 –50 0 I OH OUTPUT CURRENT (mA) SH00205 Figure 3. Output voltage (VOH) vs. output current (IOH) A Dynamic Controlled Output (DCO) circuit is designed in. During the transition, it initially lowers the output impedance to effectively drive the load and, subsequently, raises the impedance to reduce noise. Figures 2 and 3 show VOL vs. IOL and VOH vs. IOH curves to illustrate the output impedance and drive capability of the circuit. At the beginning of the signal transition, the DCO circuit provides a maximum dynamic drive that is equivalent to a high drive standard output device. 2002 Mar 15 8 Philips Semiconductors Product data 18-bit registered driver with Dynamic Controlled Outputs (3-State) TSSOP56: plastic thin shrink small outline package; 56 leads; body width 6.1 mm 2002 Mar 15 9 74AVC16835A SOT364-1 Philips Semiconductors Product data 18-bit registered driver with Dynamic Controlled Outputs (3-State) TSSOP56: plastic thin shrink small outline package; 56 leads; body width 4.4 mm 2002 Mar 15 10 74AVC16835A SOT481-2 Philips Semiconductors Product data 18-bit registered driver with Dynamic Controlled Outputs (3-State) NOTES 2002 Mar 15 11 74AVC16835A Philips Semiconductors Product data 18-bit registered driver with Dynamic Controlled Outputs (3-State) 74AVC16835A Data sheet status Data sheet status [1] Product status [2] Definitions Objective data Development This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. Preliminary data Qualification This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. Product data Production This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. [1] Please consult the most recently issued data sheet before initiating or completing a design. [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. Definitions Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Disclaimers Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.  Koninklijke Philips Electronics N.V. 2002 All rights reserved. Printed in U.S.A. Contact information For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 Date of release: 03-02 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com. Document order number:    2002 Mar 15 12 9397 750 09606
74AVC16835ADGV,112 价格&库存

很抱歉,暂时无法提供与“74AVC16835ADGV,112”相匹配的价格&库存,您可以联系我们找货

免费人工找货