74HC05
Hex inverter with open-drain outputs
Rev. 02 — 18 June 2009 Product data sheet
1. General description
The 74HC05 is a high-speed Si-gate CMOS device that complies with JEDEC standard no. 7A. The 74HC05 contains six inverters.The outputs of the 74HC05 are open-drain and can be connected to other open-drain outputs to implement active-LOW wired-OR or active-HIGH wired-AND functions. The open-drain outputs require pull-up resistors to perform correctly.
2. Features
I Wide operating voltage 2.0 V to 6.0 V I Input levels: N For 74HC05: CMOS level I Latch-up performance exceeds 100 mA per JESD 78 Class II level A I ESD protection: N HBM JESD22-A114E exceeds 2000 V N CDM JESD22-C101C exceeds 1000 V I Multiple package options I Specified from −40 °C to +85 °C and from −40 °C to +125 °C
3. Ordering information
Table 1. Ordering information Package Temperature range 74HC05D 74HC05PW 74HC05BQ −40 °C to +125 °C −40 °C to +125 °C −40 °C to +125 °C Name SO14 TSSOP14 DHVQFN14 Description plastic small outline package; 14 leads; body width 3.9 mm plastic thin shrink small outline package; 14 leads; body width 4.4 mm Version SOT108-1 SOT402-1 Type number
plastic dual in-line compatible thermal enhanced very SOT762-1 thin quad flat package; no leads; 14 terminals; body 2.5 × 3 × 0.85 mm
NXP Semiconductors
74HC05
Hex inverter with open-drain outputs
4. Functional diagram
1
1A
1Y 2
3
2A
2Y 4
5
3A
3Y 6
9
4A
4Y 8
VCC
11 5A 5Y 10
Y
13 6A 6Y 12
A GND
001aaj979
mna525
Fig 1.
Logic symbol
Fig 2.
Logic diagram (one gate)
5. Pinning information
5.1 Pinning
74HC05
1A 1Y 2A 2Y 3A 3Y GND 1 2 3 4 5 6 7
001aaj980
14 VCC 13 6A 12 6Y 11 5A 10 5Y 9 8 4A 4Y
Fig 3.
Pin configuration SOT108-1 (SO14)
74HC05_2
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 — 18 June 2009
2 of 13
NXP Semiconductors
74HC05
Hex inverter with open-drain outputs
74HC05
terminal 1 index area 14 VCC 13 6A 12 6Y 11 5A GND(1) 7 8 10 5Y 9 GND 4Y 4A 1A 2 3 4 5 6 1
74HC05
1A 1Y 2A 2Y 3A 3Y GND 1 2 3 4 5 6 7
001aak276
1Y 2A 14 VCC 13 6A 12 6Y 11 5A 10 5Y 9 8 4A 4Y 2Y 3A 3Y
001aak277
Transparent top view
(1) The die substrate is attached to this pad using conductive die attach material. It can not be used as a supply pin or input.
Fig 4.
Pin configuration SOT402-1 (TSSOP14)
Fig 5.
Pin configuration SOT762-1 (DHVQFN14)
5.2 Pin description
Table 2. Symbol 1A to 6A 1Y to 6Y GND VCC Pin description Pin 1, 3, 5, 9, 11, 13 2, 4, 6, 8, 10, 12 7 14 Description data input data output ground (0 V) supply voltage
6. Functional description
Table 3. Input nA L H
[1]
Function table[1] Output nY Z L
H = HIGH voltage level; L = LOW voltage level; Z = high-impedance OFF-state.
7. Limiting values
Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). Symbol VCC IIK IOK VO
74HC05_2
Parameter supply voltage input clamping current output clamping current output voltage
Conditions VI < −0.5 V or VI > VCC + 0.5 V VO < −0.5 V or VO > VCC + 0.5 V
[1] [1] [1]
Min −0.5 −0.5
Max +7 20 20
Unit V mA mA
VCC + 0.5 V V
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 — 18 June 2009
3 of 13
NXP Semiconductors
74HC05
Hex inverter with open-drain outputs
Table 4. Limiting values …continued In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). Symbol IO ICC IGND Tstg Ptot
[1] [2]
Parameter output current supply current ground current storage temperature total power dissipation
Conditions VO < VCC + 0.5 V
Min −50 −65
[2]
Max 25 50 +150 500
Unit mA mA mA °C mW
-
The input and output voltage ratings may be exceeded if the input and output current ratings are observed. For SO14 package: Ptot derates linearly with 8 mW/K above 70 °C. For TSSOP14 packages: Ptot derates linearly with 5.5 mW/K above 60 °C. For DHVQFN14 packages: Ptot derates linearly with 4.5 mW/K above 60 °C.
8. Recommended operating conditions
Table 5. Recommended operating conditions Voltages are referenced to GND (ground = 0 V) Symbol VCC VI VO Tamb ∆t/∆V Parameter supply voltage input voltage output voltage ambient temperature input transition rise and fall rate VCC = 2.0 V VCC = 4.5 V VCC = 6.0 V Conditions Min 2.0 0 0 −40 Typ 5.0 1.67 Max 6.0 VCC VCC +125 625 139 83 Unit V V V °C ns/V ns/V ns/V
9. Static characteristics
Table 6. Static characteristics At recommended operating conditions; voltages are referenced to GND (ground = 0 V). Symbol Parameter VIH HIGH-level input voltage Conditions Min VCC = 2.0 V VCC = 4.5 V VCC = 6.0 V VIL LOW-level input voltage VCC = 2.0 V VCC = 4.5 V VCC = 6.0 V VOL LOW-level output voltage VI = VIH or VIL IO = 20 µA; VCC = 2.0 V IO = 20 µA; VCC = 4.5 V IO = 20 µA; VCC = 6.0 V IO = 4.0 mA; VCC = 4.5 V IO = 5.2 mA; VCC = 6.0 V
74HC05_2
25 °C Typ 1.2 2.4 3.2 0.8 2.1 2.8 0 0 0 0.15 0.16 Max 0.5 1.35 1.8 0.1 0.1 0.1 0.26 0.26 1.5 3.15 4.2 -
−40 °C to +85 °C −40 °C to +125 °C Unit Min 1.5 3.15 4.2 0.5 1.35 1.8 0.1 0.1 0.1 0.33 0.33 Max Min 1.5 3.15 4.2 0.5 1.35 1.8 0.1 0.1 0.1 0.4 0.4 Max V V V V V V V V V V V
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 — 18 June 2009
4 of 13
NXP Semiconductors
74HC05
Hex inverter with open-drain outputs
Table 6. Static characteristics …continued At recommended operating conditions; voltages are referenced to GND (ground = 0 V). Symbol Parameter II IOZ input leakage current OFF-state output current Conditions Min VI = VCC or GND; VCC = 6.0 V per input pin; VI = VIL; VO = VCC or GND; other inputs at VCC or GND; VCC = 6.0 V; IO = 0 A VI = VCC or GND; IO = 0 A; VCC = 6.0 V 25 °C Typ Max 0.1 0.5 −40 °C to +85 °C −40 °C to +125 °C Unit Min Max 1 5.0 Min 1 10 Max µA µA
ICC CI
supply current input capacitance
3.5
2.0 -
-
20 -
-
40 -
µA pF
10. Dynamic characteristics
Table 7. Dynamic characteristics GND = 0 V; for test circuit see Figure 7. Symbol Parameter Conditions Min tPLZ LOW to OFF-state nA to nY; see Figure 6 propagation delay VCC = 2.0 V VCC = 4.5 V VCC = 6.0 V tPZL OFF-state to LOW nA to nY; see Figure 6 propagation delay VCC = 2.0 V VCC = 4.5 V VCC = 6.0 V tTHL HIGH to LOW output transition time see Figure 6 VCC = 2.0 V VCC = 4.5 V VCC = 6.0 V CPD power dissipation capacitance per inverter; VI = GND to VCC; VCC = 5.0 V
[1]
25 °C Typ Max
−40 °C to +125 °C Unit Max (85 °C) 115 23 20 115 23 20 95 19 16 Max (125 °C) 135 27 23 135 27 23 110 22 19 ns ns ns ns ns ns ns ns ns pF
-
20 11 10 22 9 8 18 6 5 4
90 18 15 90 18 15 75 15 13 -
[1]
CPD is used to determine the dynamic power dissipation (PD in µW). PD = CPD × VCC2 × fi × N + Σ(0.5 × CL × VO2 × fo) where: fi = input frequency in MHz; fo = output frequency in MHz; VO = output voltage in V (output HIGH); VCC = supply voltage in V; N = number of inputs switching; RL = load resistance in MΩ; CL = load capacitance in pF;
74HC05_2
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 — 18 June 2009
5 of 13
NXP Semiconductors
74HC05
Hex inverter with open-drain outputs
11. Waveforms
VI nA input GND tPLZ VCC nY output VOL VX tTHL tPZL 90 % VM 10 %
001aaj981
VM
Measurement points are given in Table 8. VOL and VOH are typical voltage output levels that occur with the output load.
Fig 6. Table 8. Input VM 0.5VCC
The input nA to output nY propagation delays and output transition times Measurement points Output VM 0.5VCC VX 0.1VCC
74HC05_2
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 — 18 June 2009
6 of 13
NXP Semiconductors
74HC05
Hex inverter with open-drain outputs
VI negative pulse 0V
tW 90 % VM 10 % tf tr tr tf 90 % VM 10 % tW VM VM
VI positive pulse 0V
VCC
VCC
G
VI
VO
RL
S1
DUT
RT CL
open
001aad983
Test data is given in Table 9. Definitions test circuit: RT = termination resistance should be equal to output impedance Zo of the pulse generator. CL = load capacitance including jig and probe capacitance. RL = Load resistance.
Fig 7. Table 9. Input VI VCC
Test circuit for measuring switching times Test data Load tr, tf 6 ns CL 50 pF RL 1 kΩ S1 position tPZL, tPLZ VCC
74HC05_2
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 — 18 June 2009
7 of 13
NXP Semiconductors
74HC05
Hex inverter with open-drain outputs
12. Package outline
SO14: plastic small outline package; 14 leads; body width 3.9 mm SOT108-1
D
E
A X
c y HE vMA
Z 14 8
Q A2 pin 1 index θ Lp 1 e bp 7 wM L detail X A1 (A 3) A
0
2.5 scale
5 mm
DIMENSIONS (inch dimensions are derived from the original mm dimensions) UNIT mm A max. 1.75 A1 0.25 0.10 A2 1.45 1.25 A3 0.25 0.01 bp 0.49 0.36 c 0.25 0.19 D (1) 8.75 8.55 E (1) 4.0 3.8 0.16 0.15 e 1.27 0.05 HE 6.2 5.8 L 1.05 Lp 1.0 0.4 Q 0.7 0.6 0.028 0.024 v 0.25 0.01 w 0.25 0.01 y 0.1 Z (1) 0.7 0.3 θ
0.010 0.057 inches 0.069 0.004 0.049
0.019 0.0100 0.35 0.014 0.0075 0.34
0.244 0.039 0.041 0.228 0.016
0.028 0.004 0.012
8 o 0
o
Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. OUTLINE VERSION SOT108-1 REFERENCES IEC 076E06 JEDEC MS-012 JEITA EUROPEAN PROJECTION
ISSUE DATE 99-12-27 03-02-19
Fig 8.
74HC05_2
Package outline SOT108-1 (SO14)
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 — 18 June 2009
8 of 13
NXP Semiconductors
74HC05
Hex inverter with open-drain outputs
TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm
SOT402-1
D
E
A
X
c y HE vMA
Z
14
8
Q A2 pin 1 index A1 θ Lp L (A 3) A
1
e bp
7
wM detail X
0
2.5 scale
5 mm
DIMENSIONS (mm are the original dimensions) UNIT mm Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. OUTLINE VERSION SOT402-1 REFERENCES IEC JEDEC MO-153 JEITA EUROPEAN PROJECTION ISSUE DATE 99-12-27 03-02-18 A max. 1.1 A1 0.15 0.05 A2 0.95 0.80 A3 0.25 bp 0.30 0.19 c 0.2 0.1 D (1) 5.1 4.9 E (2) 4.5 4.3 e 0.65 HE 6.6 6.2 L 1 Lp 0.75 0.50 Q 0.4 0.3 v 0.2 w 0.13 y 0.1 Z (1) 0.72 0.38 θ 8 o 0
o
Fig 9. Package outline SOT402-1 (TSSOP14)
74HC05_2 © NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 — 18 June 2009
9 of 13
NXP Semiconductors
74HC05
Hex inverter with open-drain outputs
DHVQFN14: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; SOT762-1 14 terminals; body 2.5 x 3 x 0.85 mm
D
B
A
A A1 E c
terminal 1 index area
detail X
terminal 1 index area e 2 L
e1 b 6 vMCAB wM C y1 C
C y
1 Eh 14
7 e 8
13 Dh 0
9 X 2.5 scale 5 mm
DIMENSIONS (mm are the original dimensions) UNIT mm A(1) max. 1 A1 0.05 0.00 b 0.30 0.18 c 0.2 D (1) 3.1 2.9 Dh 1.65 1.35 E (1) 2.6 2.4 Eh 1.15 0.85 e 0.5 e1 2 L 0.5 0.3 v 0.1 w 0.05 y 0.05 y1 0.1
Note 1. Plastic or metal protrusions of 0.075 mm maximum per side are not included. OUTLINE VERSION SOT762-1 REFERENCES IEC --JEDEC MO-241 JEITA --EUROPEAN PROJECTION ISSUE DATE 02-10-17 03-01-27
Fig 10. Package outline SOT762-1 (DHVQFN14)
74HC05_2 © NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 — 18 June 2009
10 of 13
NXP Semiconductors
74HC05
Hex inverter with open-drain outputs
13. Abbreviations
Table 10. Acronym CDM CMOS DUT ESD HBM Abbreviations Description Charged Device Model Complementary Metal-Oxide Semiconductor Device Under Test ElectroStatic Discharge Human Body Model
14. Revision history
Table 11. 74HC05_2 Modifications: 74HC05_1 Revision history Release date 20090618 Data sheet status Product data sheet Change notice Supersedes 74HC05_1 Document ID
•
Added type numbers 74HC05PW (TSSOP14 package) and 74HC05BQ (DHVQFN14 package) Product data sheet -
20090427
74HC05_2
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 — 18 June 2009
11 of 13
NXP Semiconductors
74HC05
Hex inverter with open-drain outputs
15. Legal information
15.1 Data sheet status
Document status[1][2] Objective [short] data sheet Preliminary [short] data sheet Product [short] data sheet
[1] [2] [3]
Product status[3] Development Qualification Production
Definition This document contains data from the objective specification for product development. This document contains data from the preliminary specification. This document contains the product specification.
Please consult the most recently issued document before initiating or completing a design. The term ‘short data sheet’ is explained in section “Definitions”. The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.
15.2 Definitions
Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.
damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk. Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.
15.3 Disclaimers
General — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental
15.4 Trademarks
Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.
16. Contact information
For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com
74HC05_2
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 — 18 June 2009
12 of 13
NXP Semiconductors
74HC05
Hex inverter with open-drain outputs
17. Contents
1 2 3 4 5 5.1 5.2 6 7 8 9 10 11 12 13 14 15 15.1 15.2 15.3 15.4 16 17 General description . . . . . . . . . . . . . . . . . . . . . . 1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Ordering information . . . . . . . . . . . . . . . . . . . . . 1 Functional diagram . . . . . . . . . . . . . . . . . . . . . . 2 Pinning information . . . . . . . . . . . . . . . . . . . . . . 2 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 3 Functional description . . . . . . . . . . . . . . . . . . . 3 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 3 Recommended operating conditions. . . . . . . . 4 Static characteristics. . . . . . . . . . . . . . . . . . . . . 4 Dynamic characteristics . . . . . . . . . . . . . . . . . . 5 Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 Package outline . . . . . . . . . . . . . . . . . . . . . . . . . 8 Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Revision history . . . . . . . . . . . . . . . . . . . . . . . . 11 Legal information. . . . . . . . . . . . . . . . . . . . . . . 12 Data sheet status . . . . . . . . . . . . . . . . . . . . . . 12 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Contact information. . . . . . . . . . . . . . . . . . . . . 12 Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Please be aware that important notices concerning this document and the product(s) described herein, have been included in section ‘Legal information’.
© NXP B.V. 2009.
All rights reserved.
For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 18 June 2009 Document identifier: 74HC05_2
很抱歉,暂时无法提供与“74HC05”相匹配的价格&库存,您可以联系我们找货
免费人工找货- 国内价格
- 1+0.8638
- 30+0.83295
- 100+0.8021
- 500+0.7404
- 1000+0.70955
- 2000+0.69104
- 国内价格
- 1+0.90166
- 100+0.84155
- 300+0.78144
- 500+0.72132
- 2000+0.69127
- 5000+0.67324