0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
LPC1102UK,118

LPC1102UK,118

  • 厂商:

    NXP(恩智浦)

  • 封装:

    16-UFBGA,WLCSP

  • 描述:

    IC MCU 32BIT 32KB FLASH

  • 数据手册
  • 价格&库存
LPC1102UK,118 数据手册
LPC1102/1104 32-bit ARM Cortex-M0 microcontroller; 32 kB flash and 8 kB SRAM Rev. 7 — 26 September 2013 Product data sheet 1. General description The LPC1102/1104 are an ARM Cortex-M0 based, low-cost 32-bit MCU, designed for 8/16-bit microcontroller applications, offering performance, low power, simple instruction set and memory addressing together with reduced code size compared to existing 8/16-bit architectures. The LPC1102/1104 operate at CPU frequencies of up to 50 MHz. The peripheral complement of the LPC1102/1104 includes 32 kB of flash memory, 8 kB of data memory, one RS-485/EIA-485 UART, one SPI interface with SSP features, four general purpose counter/timers, a 10-bit ADC, and 11 general purpose I/O pins. Remark: The LPC1104 has a revised pinout and contains several features not found in the LPC1102: • • • • • Two extra GPIO pins (PIO0_1 and PIO0_6). Extra match output (CT32B0_MAT2). CLKOUT feature. Easier re-entry to ISP via PIO0_1. SSP0_CLK available on two pins (A1 and A2) to support debugging of SSP communication. • Better positioning of the XTALIN pin for easier PCB layout. 2. Features and benefits  System:  ARM Cortex-M0 processor, running at frequencies of up to 50 MHz.  ARM Cortex-M0 built-in Nested Vectored Interrupt Controller (NVIC).  Serial Wire Debug.  System tick timer.  Memory:  32 kB on-chip flash programming memory.  8 kB SRAM.  In-Application Programming (IAP) and In-System Programming (ISP) support via on-chip bootloader software.  Digital peripherals:  11 General Purpose I/O (GPIO) pins with configurable pull-up/pull-down resistors and programmable open-drain mode. LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller         GPIO pins can be used as edge and level sensitive interrupt sources.  Four general purpose counter/timers with a total of one capture input and 10 match outputs.  Programmable windowed WatchDog Timer (WDT). Analog peripherals:  10-bit ADC with input multiplexing among five pins. Serial interfaces:  UART with fractional baud rate generation, internal FIFO, and RS-485 support.  One SPI controller with SSP features and with FIFO and multi-protocol capabilities (see Section 7.16). Clock generation:  12 MHz internal RC oscillator trimmed to 1 % accuracy that can optionally be used as a system clock.  Programmable watchdog oscillator with a frequency range of 9.4 kHz to 2.3 MHz.  PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from an external clock or the internal RC oscillator.  Clock output function with divider that can reflect the system oscillator clock, IRC clock, CPU clock, and the Watchdog clock (LPC1104 only). Power control:  Integrated PMU (Power Management Unit) to minimize power consumption during Sleep and Deep-sleep modes.  Power profiles residing in boot ROM allowing to optimize performance and minimize power consumption for any given application through one simple function call.  Two reduced power modes: Sleep and Deep-sleep modes.  Processor wake-up from Deep-sleep mode via a dedicated start logic using up to six of the functional pins.  Power-On Reset (POR).  Brownout detect with up to four separate thresholds for interrupt and forced reset. Unique device serial number for identification. Single 3.3 V power supply (1.8 V to 3.6 V). Available as WLCSP16 package. 3. Applications  Mobile devices  Consumer peripherals  Lighting LPC1102_1104 Product data sheet  8-/16-bit applications  Portable devices All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 2 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 4. Ordering information Table 1. Ordering information Type number Package Name Description Version LPC1102UK WLCSP16 wafer level chip-size package; 16 bumps; 2.17  2.32  0.6 mm - LPC1104UK WLCSP16 wafer level chip-size package; 16 bumps; 2.17  2.32  0.6 mm - 4.1 Ordering options Table 2. LPC1102_1104 Product data sheet Ordering options Type number Flash Total SRAM UART RS-485 SPI ADC channels Package LPC1102UK 32 kB 8 kB 1 1 5 WLCSP16 LPC1104UK 32 kB 8 kB 1 1 5 WLCSP16 All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 3 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 5. Block diagram XTALIN SWD RESET LPC1102/1104 IRC TEST/DEBUG INTERFACE CLOCK GENERATION, POWER CONTROL, SYSTEM FUNCTIONS POR ARM CORTEX-M0 clocks and controls FLASH 32 kB system bus slave GPIO port PIO0/1 HIGH-SPEED GPIO CLKOUT(1) SRAM 8 kB slave ROM slave slave AHB-LITE BUS slave AHB TO APB BRIDGE RXD TXD UART AD[4:0] 10-bit ADC SCK0, MISO0, MOSI0 SPI CT32B0_MAT[3,2(1),1,0] CT32B1_MAT[2:0] CT32B1_CAP0 CT16B0_MAT[2:0] 32-bit COUNTER/TIMER 0 WDT 32-bit COUNTER/TIMER 1 IOCONFIG 16-bit COUNTER/TIMER 0 16-bit COUNTER/TIMER 1 SYSTEM CONTROL PMU 002aaf524 (1) LPC1104 only. (2) CT32B0_MAT2 LPC1104 only. Fig 1. LPC1102/1104 block diagram LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 4 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 6. Pinning information 6.1 Pinning LPC1102/1104UK D C B A ball A1 index area 1 2 3 4 002aaf525 Fig 2. LPC1102_1104 Product data sheet Pin configuration WLCSP16 package All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 5 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 6.2 Pin description Table 3. LPC1102/1104 pin description table Symbol LPC1102 LPC1104 Start logic input Type Reset Description state[1] RESET/PIO0_0 C1[2] B2[2] I I; PU RESET — External reset input with 20 ns glitch filter. A LOW -going pulse as short as 50 ns on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. I/O - PIO0_0 — General purpose digital input/output pin. - C1[3] I/O I; PU PIO0_1 — General purpose digital input/output pin. A LOW level on this pin during reset starts the ISP command handler. O - CLKOUT — Clockout pin. O - CT32B0_MAT2 — Match output 2 for 32-bit timer 0. I/O I;PU PIO0_6 — General purpose digital input/output pin. I/O - SCK0 — Serial clock for SPI0. I/O I; PU PIO0_8 — General purpose digital input/output pin. I/O - MISO0 — Master In Slave Out for SPI. O - CT16B0_MAT0 — Match output 0 for 16-bit timer 0. PIO0_1/CLKOUT/ yes yes CT32B0_MAT2 PIO0_6/SCK0 - A1[3] PIO0_8/MISO/ CT16B0_MAT0 A2[3] A3[3] PIO0_9/MOSI/ CT16B0_MAT1 A3[3] SWCLK/ PIO0_10/ SCK0/CT16B0_MAT2 A4[3] R/PIO0_11/ AD0/CT32B0_MAT3 R/PIO1_0/ AD1/CT32B1_CAP0 R/PIO1_1/ AD2/CT32B1_MAT0 LPC1102_1104 Product data sheet B4[4] B3[4] C4[4] A4[3] A2[3] B4[4] B3[4] C4[4] yes yes yes yes yes yes no I/O I; PU PIO0_9 — General purpose digital input/output pin. I/O - MOSI0 — Master Out Slave In for SPI. O - CT16B0_MAT1 — Match output 1 for 16-bit timer 0. I I; PU SWCLK — Serial wire clock. I/O - PIO0_10 — General purpose digital input/output pin. I/O - SCK0 — Serial clock for SPI0. O - CT16B0_MAT2 — Match output 2 for 16-bit timer 0. - I; PU R — Reserved. I/O - PIO0_11 — General purpose digital input/output pin. I - AD0 — A/D converter, input 0. I - CT32B0_MAT3 — Match output 3 for 32-bit timer 0. - I; PU R — Reserved. I/O - PIO1_0 — General purpose digital input/output pin. I - AD1 — A/D converter, input 1. I - CT32B1_CAP0 — Capture input 0 for 32-bit timer 1. - I; PU R — Reserved. I/O - PIO1_1 — General purpose digital input/output pin. I - AD2 — A/D converter, input 2. O - CT32B1_MAT0 — Match output 0 for 32-bit timer 1. All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 6 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller Table 3. LPC1102/1104 pin description table …continued Symbol LPC1102 LPC1104 Start logic input Type Reset Description state[1] R/PIO1_2/ AD3/CT32B1_MAT1 C3[4] - I; PU R — Reserved. I/O - PIO1_2 — General purpose digital input/output pin. I - AD3 — A/D converter, input 3. O - CT32B1_MAT1 — Match output 1 for 32-bit timer 1. I/O I; PU SWDIO — Serial wire debug input/output. I/O - PIO1_3 — General purpose digital input/output pin. I - AD4 — A/D converter, input 4. O - CT32B1_MAT2 — Match output 2 for 32-bit timer 1. I/O I; PU PIO1_6 — General purpose digital input/output pin. I - RXD — Receiver input for UART. O - CT32B0_MAT0 — Match output 0 for 32-bit timer 0. I/O I; PU PIO1_7 — General purpose digital input/output pin. O - TXD — Transmitter output for UART. SWDIO/PIO1_3/AD4/ CT32B1_MAT2 PIO1_6/RXD/ CT32B0_MAT0 D4[4] C2[3] C3[4] D4[4] C2[3] D1[3] no no no PIO1_7/TXD/ CT32B0_MAT1 D1[3] O - CT32B0_MAT1 — Match output 1 for 32-bit timer 0. VDD D2; A1 D2 - I - 3.3 V supply voltage to the internal regulator, the external rail, and the ADC. Also used as the ADC reference voltage. XTALIN B2[5] B1[5] - I - External clock input and input to internal clock generator circuits. Input voltage must not exceed 1.8 V. VSS D3; B1 D3 - I - Ground. no [1] Pin state at reset for default function: I = Input; PU = internal pull-up enabled (pins pulled up to full VDD level (VDD = 3.3 V)). [2] 5 V tolerant pad. See Figure 22 for the reset pad configuration. [3] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 21). [4] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as a ADC input, digital section of the pad is disabled and the pin is not 5 V tolerant (see Figure 21). [5] When the external clock is not used, connect XTALIN as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 7 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 7. Functional description 7.1 ARM Cortex-M0 processor The ARM Cortex-M0 is a general purpose, 32-bit microprocessor, which offers high performance and very low power consumption. 7.2 On-chip flash program memory The LPC1102/1104 contain 32 kB of on-chip flash memory. Remark: The LPC1102 supports In-Application Programming (IAP) and In-System Programming (ISP). For ISP, since there is no dedicated ISP entry pin, user code is required to invoke ISP functionality. Unprogrammed parts will automatically boot into ISP mode. 7.3 On-chip SRAM The LPC1102/1104 contain 8 kB on-chip static RAM memory. 7.4 Memory map The LPC1102/1104 incorporate several distinct memory regions, shown in the following figures. Figure 3 shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping. The AHB peripheral area is 2 MB in size, and is divided to allow for up to 128 peripherals. The APB peripheral area is 512 kB in size and is divided to allow for up to 32 peripherals. Each peripheral of either type is allocated 16 kB of space. This allows simplifying the address decoding for each peripheral. LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 8 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller AHB peripherals LPC1102/1104 4 GB 0x5020 0000 0xFFFF FFFF reserved 0xE010 0000 private peripheral bus 127 - 16 reserved 0xE000 0000 0x5004 0000 reserved 0x5020 0000 AHB peripherals 0x5000 0000 15-12 reserved 11-8 reserved 7-4 GPIO PIO1 3-0 GPIO PIO0 reserved APB peripherals 0x5003 0000 0x5002 0000 0x5001 0000 0x5000 0000 0x4008 0000 31 - 23 reserved 0x4005 C000 0x4008 0000 APB peripherals 1 GB reserved 22 0x4000 0000 0x4005 8000 21 - 19 reserved 0x4004 C000 reserved 0x2000 0000 0.5 GB 18 system control 17 IOCONFIG 16 15 SPI flash controller 14 PMU reserved 0x1000 2000 0x1000 0000 reserved 0x0000 8000 32 kB on-chip flash 0 GB 0x4004 0000 0x4003 C000 0x4003 8000 0x4002 8000 0x1FFF 0000 reserved 8 kB SRAM 0x4004 4000 13 - 10 reserved 0x1FFF 4000 16 kB boot ROM 0x4004 8000 9 reserved 8 reserved 0x4002 0000 7 ADC 0x4001 C000 6 32-bit counter/timer 1 0x4001 8000 5 32-bit counter/timer 0 0x4001 4000 4 16-bit counter/timer 1 0x4001 0000 3 16-bit counter/timer 0 0x4000 C000 2 UART 0x4000 8000 1 0 WDT 0x4000 4000 reserved 0x4000 0000 0x4002 4000 0x0000 00C0 active interrupt vectors 0x0000 0000 0x0000 0000 002aaf526 Fig 3. LPC1102/1104 memory map 7.5 Nested Vectored Interrupt Controller (NVIC) The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M0. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts. 7.5.1 Features • Controls system exceptions and peripheral interrupts. • In the LPC1102/1104, the NVIC supports 19 vectored interrupts including up to 6 inputs to the start logic from individual GPIO pins. LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 9 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller • Four programmable interrupt priority levels, with hardware priority level masking. • Software interrupt generation. 7.5.2 Interrupt sources Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source. Any GPIO pin (total of up to 11 pins) regardless of the selected function, can be programmed to generate an interrupt on a level, or rising edge or falling edge, or both. 7.6 IOCONFIG block The IOCONFIG block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals. Peripherals should be connected to the appropriate pins prior to being activated and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined. 7.7 Fast general purpose parallel I/O Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation. The LPC1102/1104 use accelerated GPIO functions: • GPIO registers are a dedicated AHB peripheral so that the fastest possible I/O timing can be achieved. • Entire port value can be written in one instruction. Additionally, any GPIO pin (total of 11 pins) providing a digital function can be programmed to generate an interrupt on a level, a rising or falling edge, or both. 7.7.1 Features • Bit level port registers allow a single instruction to set or clear any number of bits in one write operation. • Direction control of individual bits. • All I/O default to inputs with pull-ups enabled after reset. • Pull-up/pull-down resistor configuration can be programmed through the IOCONFIG block for each GPIO pin. • All GPIO pins are pulled up to 3.3 V (VDD = 3.3 V) if their pull-up resistor is enabled in the IOCONFIG block. • Programmable open-drain mode. 7.8 UART The LPC1102/1104 contain one UART. LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 10 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller Support for RS-485/9-bit mode allows both software address detection and automatic address detection using 9-bit mode. The UART includes a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz. 7.8.1 Features • • • • • Maximum UART data bit rate of 3.125 Mbit/s. 16 Byte Receive and Transmit FIFOs. Register locations conform to 16C550 industry standard. Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B. Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values. • FIFO control mechanism that enables software flow control implementation. • Support for RS-485/9-bit mode. 7.9 SPI serial I/O controller The LPC1102/1104 contain one SPI controller and fully supports SSP features. The SPI controller is capable of operation on a SSP, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SPI supports full duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data. Remark: Care must be taken when using the SPI because the SPI clock SCK and the serial wire debug clock SWCLK share the same pin on the WLCSP16 package. Once the SPI is enabled, the serial wire debugger is no longer available (LPC1102 only). 7.9.1 Features • Maximum SPI speed of 25 Mbit/s (master) or 4.17 Mbit/s (slave) (in SSP mode) • Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National Semiconductor Microwire buses • • • • Synchronous serial communication Master or slave operation 8-frame FIFOs for both transmit and receive 4-bit to 16-bit frame 7.10 10-bit ADC The LPC1102/1104 contain one ADC. It is a single 10-bit successive approximation ADC with five channels. 7.10.1 Features • 10-bit successive approximation ADC. LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 11 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller • • • • • • • Input multiplexing among 5 pins. Power-down mode. Measurement range 0 V to VDD. 10-bit conversion time  2.44 s (up to 400 kSamples/s). Burst conversion mode for single or multiple inputs. Optional conversion on transition of input pin or timer match signal. Individual result registers for each ADC channel to reduce interrupt overhead. 7.11 General purpose external event counter/timers The LPC1102/1104 include two 32-bit counter/timers and two 16-bit counter/timers. The counter/timer is designed to count cycles of the system derived clock. It can optionally generate interrupts or perform other actions at specified timer values, based on four match registers. Each counter/timer also includes one capture input to trap the timer value when an input signal transitions, optionally generating an interrupt. 7.11.1 Features • A 32-bit/16-bit timer/counter with a programmable 32-bit/16-bit prescaler. • Counter or timer operation. • One capture channel that can take a snapshot of the timer value when an input signal transitions. A capture event may also generate an interrupt. • Four match registers per timer that allow: – Continuous operation with optional interrupt generation on match. – Stop timer on match with optional interrupt generation. – Reset timer on match with optional interrupt generation. • Up to four external outputs corresponding to match registers, with the following capabilities: – Set LOW on match. – Set HIGH on match. – Toggle on match. – Do nothing on match. 7.12 System tick timer The ARM Cortex-M0 includes a system tick timer (SYSTICK) that is intended to generate a dedicated SYSTICK exception at a fixed time interval (typically 10 ms). 7.13 Windowed WatchDog Timer The purpose of the watchdog is to reset the controller if software fails to periodically service it within a programmable time window. 7.13.1 Features • Internally resets chip if not periodically reloaded during the programmable time-out period. LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 12 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller • Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable. • Optional warning interrupt can be generated at a programmable time prior to watchdog time-out. • Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled. • • • • Incorrect feed sequence causes reset or interrupt if enabled. Flag to indicate watchdog reset. Programmable 24-bit timer with internal prescaler. Selectable time period from (Tcy(WDCLK)  256  4) to (Tcy(WDCLK)  224  4) in multiples of Tcy(WDCLK)  4. • The Watchdog Clock (WDCLK) source can be selected from the IRC or the dedicated watchdog oscillator (WDO). This gives a wide range of potential timing choices of watchdog operation under different power conditions. 7.14 Clocking and power control 7.14.1 Crystal oscillators The LPC1102/1104 include two independent oscillators. These are the Internal RC oscillator (IRC) and the Watchdog oscillator. Each oscillator can be used for more than one purpose as required in a particular application. Following reset, the LPC1102/1104 operate from the Internal RC oscillator until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency. See Figure 4 for an overview of the LPC1102/1104 clock generation. LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 13 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller SYSTEM CLOCK DIVIDER AHB clock 0 (system) system clock 18 AHB clocks 1 to 18 (memories and peripherals) AHBCLKCTRL[1:18] (AHB clock enable) IRC oscillator SPI0 PERIPHERAL CLOCK DIVIDER SPI0 UART PERIPHERAL CLOCK DIVIDER UART WDT CLOCK DIVIDER WDT main clock watchdog oscillator MAINCLKSEL (main clock select) IRC oscillator IRC oscillator watchdog oscillator SYSTEM PLL external clock WDTUEN (WDT clock update enable) SYSPLLCLKSEL (system PLL clock select) IRC oscillator system oscillator watchdog oscillator CLKOUT PIN CLOCK DIVIDER CLKOUT pin CLKOUTUEN (CLKOUT update enable) 002aaf527 Fig 4. LPC1102/1104 clock generation block diagram 7.14.1.1 Internal RC oscillator The IRC may be used as the clock source for the WDT, and/or as the clock that drives the PLL and subsequently the CPU. The nominal IRC frequency is 12 MHz. The IRC is trimmed to 1 % accuracy over the entire voltage and temperature range. Upon power-up or any chip reset, the LPC1102/1104 use the IRC as the clock source. Software may later switch to one of the other available clock sources. 7.14.1.2 Watchdog oscillator The watchdog oscillator can be used as a clock source that directly drives the CPU or the watchdog timer. The watchdog oscillator nominal frequency is programmable between 9.4 kHz to 2.3 MHz. The frequency spread over processing and temperature is 40 %. 7.14.2 System PLL The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz, so there is an additional divider in the loop to keep the CCO within LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 14 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller its frequency range while the PLL is providing the desired output frequency. The PLL output frequency must be lower than 100 MHz. The output divider may be set to divide by 2, 4, 8, or 16 to produce the output clock. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset and may be enabled by software. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100 s. 7.14.3 Clock output (LPC1104 only) The LPC1104 features a clock output function that routes the IRC oscillator, the system oscillator, the watchdog oscillator, or the main clock to an output pin. 7.14.4 Wake-up process The LPC1102/1104 begin operation at power-up by using the 12 MHz IRC oscillator as the clock source. This allows chip operation to resume quickly. If an external clock or the PLL is needed by the application, software will need to enable these features and wait for them to stabilize before they are used as a clock source. 7.14.5 Power control The LPC1102/1104 support a variety of power control features. There are two special modes of processor power reduction: Sleep mode and Deep-sleep mode. The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals, allowing fine tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control. 7.14.5.1 Power profiles The power consumption in Active and Sleep modes can be optimized for the application through a simple call to the power profiles. The power configuration routine configures the LPC1102/1104 for one of the following power modes: • Default mode corresponding to power configuration after reset. • CPU performance mode corresponding to optimized processing capability. • Efficiency mode corresponding to optimized balance of current consumption and CPU performance. • Low-current mode corresponding to lowest power consumption. In addition, the power profiles includes a routine to select the optimal PLL settings for a given system clock and PLL input clock. 7.14.5.2 Sleep mode When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core. LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 15 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses. 7.14.5.3 Deep-sleep mode In Deep-sleep mode, the chip is in Sleep mode, and in addition all analog blocks are shut down except for the watchdog oscillator and the BOD circuit, which can be configured to remain running in Deep-sleep mode to allow a reset initiated by a timer or BOD event. Deep-sleep mode allows for additional power savings. Six of the GPIO pins (see Table 3) serve as external wake-up pins to a dedicated start logic to wake up the chip from Deep-sleep mode. The clock source should be switched to IRC before entering Deep-sleep mode unless the watchdog oscillator remains running in Deep-sleep mode. The IRC can be switched on and off glitch-free and provides a clean clock signal after start-up. 7.15 System control 7.15.1 Start logic The start logic connects external pins to corresponding interrupts in the NVIC. Each pin shown in Table 3 as input to the start logic has an individual interrupt in the NVIC interrupt vector table. The start logic pins can serve as external interrupt pins when the chip is running. In addition, an input signal on the start logic pins can wake up the chip from Deep-sleep mode when all clocks are shut down. The start logic must be configured in the system configuration block and in the NVIC before being used. 7.15.2 Reset Reset has four sources on the LPC1102/1104: the RESET pin, the Watchdog reset, Power-On Reset (POR), and the BrownOut Detection (BOD) circuit. In addition, there is an ARM software reset. The RESET pin is a Schmitt trigger input pin. Assertion of chip reset by any source, once the operating voltage attains a usable level, starts the IRC and initializes the flash controller. A LOW-going pulse as short as 50 ns resets the part. When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values. 7.15.3 Brownout detection The LPC1102/1104 include up to four levels for monitoring the voltage on the VDD pin. If this voltage falls below one of the three selected levels, the BOD asserts an interrupt signal to the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC in order to cause a CPU interrupt; if not, software can monitor the signal by reading a dedicated status register. Four additional threshold levels can be selected to cause a forced reset of the chip. LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 16 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 7.15.4 Code security (Code Read Protection - CRP) This feature of the LPC1102/1104 allow user to enable different levels of security in the system so that access to the on-chip flash and use of the Serial Wire Debugger (SWD) can be restricted. When needed, CRP is invoked by programming a specific pattern into a dedicated flash location. IAP commands are not affected by the CRP. There are three levels of Code Read Protection: 1. CRP1 disables access to the chip via the SWD and allows partial flash update (excluding flash sector 0). This mode is useful when CRP is required and flash field updates are needed but all sectors can not be erased. 2. CRP2 disables access to the chip via the SWD and only allows full flash erase and update. 3. Running an application with level CRP3 selected fully disables any access to the chip via the SWD pins. Remark: The LPC1102 does not provide an ISP entry pin to be monitored at reset. For all three CRP levels, the user’s application code must provide a flash update mechanism which reinvokes ISP by defining a user-selected PIOn pin for ISP entry. CAUTION If Code Read Protection of any level (CRP1, CRP2 or CRP3) is selected, no future factory testing can be performed on the device. 7.15.5 APB interface The APB peripherals are located on one APB bus. 7.15.6 AHBLite The AHBLite connects the CPU bus of the ARM Cortex-M0 to the flash memory, the main static RAM, and the Boot ROM. 7.15.7 External interrupt inputs All GPIO pins can be level or edge sensitive interrupt inputs. In addition, start logic inputs serve as external interrupts (see Section 7.15.1). 7.16 Emulation and debugging Debug functions are integrated into the ARM Cortex-M0. Serial wire debug with four breakpoints and two watchpoints is supported. Remark: Care must be taken when using the SPI because the SPI clock SCK and the serial wire debug clock SWCLK share the same pin on the WLCSP16 package. Once the SPI is enabled, the serial wire debugger is no longer available (LPC1102 only). LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 17 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 8. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134).[1] Symbol Parameter Conditions Min Max Unit [2] 0.5 +4.6 V [2][3] 0.5 +5.5 V 0.5 +3.6 V 0.5 +4.6 V 100 mA supply voltage (core and external rail) VDD input voltage VI 5 V tolerant I/O pins; VDD  1.8 V VDD = 0 V [2][4] VIA analog input voltage pin configured as analog input IDD supply current per supply pin [5] - [5] - 100 mA - 100 mA 65 +150 C - 150 C - 1.5 W 6500 V ISS ground current per ground pin Ilatch I/O latch-up current (0.5VDD) < VI < (1.5VDD); Tstg storage temperature non-operating Tj(max) maximum junction temperature Ptot(pack) total power dissipation (per package) based on package heat transfer, not device power consumption VESD electrostatic discharge voltage human body model; all pins Tj < 125 C [1] [6] [7] The following applies to the limiting values: a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum. b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to VSS unless otherwise noted. c) The limiting values are stress ratings only. Operating the part at these values is not recommended and proper operation is not guaranteed. The conditions for functional operation are specified in Table 5. [2] Maximum/minimum voltage above the maximum operating voltage (see Table 5) and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter lifetime of the device. [3] Including voltage on outputs in 3-state mode. [4] See Table 6 for maximum operating voltage. [5] The peak current is limited to 25 times the corresponding maximum current. [6] The maximum non-operating storage temperature is different than the temperature for required shelf life which should be determined based on required shelf lifetime. Please refer to the JEDEC spec (J-STD-033B.1) for further details. [7] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k series resistor. LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 18 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 9. Static characteristics Table 5. Static characteristics Tamb = 40 C to +85 C, unless otherwise specified. Symbol Parameter VDD supply voltage (core and external rail) IDD supply current Conditions Min Typ[1] Max Unit 1.8 3.3 3.6 V - 2 - mA - 7 - mA - 1 - mA - 2 - A Active mode; code while(1){} executed from flash system clock = 12 MHz VDD = 3.3 V system clock = 50 MHz VDD = 3.3 V Sleep mode; system clock = 12 MHz [2][3][4] [5][6] [2][3][5] [6][7] [2][3][4] [5][6] VDD = 3.3 V Deep-sleep mode; VDD = 3.3 V [2][3][8] Standard port pins, RESET IIL LOW-level input current VI = 0 V; on-chip pull-up resistor disabled - 0.5 10 nA IIH HIGH-level input current VI = VDD; on-chip pull-down resistor disabled - 0.5 10 nA IOZ OFF-state output current VO = 0 V; VO = VDD; on-chip pull-up/down resistors disabled - 0.5 10 nA VI input voltage pin configured to provide a digital function; 0 - 5.0 V [9] VDD  1.8 V; 5 V tolerant pins VDD = 0 V 0 - 3.6 V output active 0 - VDD V 0.7VDD - - V VO output voltage VIH HIGH-level input voltage VIL LOW-level input voltage - - 0.3VDD V Vhys hysteresis voltage - 0.4 - V VOH HIGH-level output voltage 2.5 V  VDD  3.6 V; IOH = 4 mA VDD  0.4 - - V 1.8 V  VDD < 2.5 V; IOH = 3 mA VDD  0.4 - - V 2.5 V  VDD  3.6 V; IOL = 4 mA - - 0.4 V 1.8 V  VDD < 2.5 V; IOL = 3 mA - - 0.4 V VOL LPC1102_1104 Product data sheet LOW-level output voltage All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 19 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller Table 5. Static characteristics …continued Tamb = 40 C to +85 C, unless otherwise specified. Symbol Parameter Conditions Min Typ[1] Max Unit IOH HIGH-level output current VOH = VDD  0.4 V; 4 - - mA 3 - - mA 4 - - mA 2.5 V  VDD  3.6 V 1.8 V  VDD < 2.5 V LOW-level output current IOL VOL = 0.4 V 2.5 V  VDD  3.6 V 1.8 V  VDD < 2.5 V 3 - - mA - - 45 mA - - 50 mA IOHS HIGH-level short-circuit VOH = 0 V output current [11] IOLS LOW-level short-circuit output current VOL = VDD [11] Ipd pull-down current VI = 5 V 10 50 150 A Ipu pull-up current VI = 0 V; 15 50 85 A 10 50 85 A 0 0 0 A 0.5 1.8 1.95 V 2.0 V  VDD  3.6 V 1.8 V  VDD < 2.0 V VDD < VI < 5 V External clock input Vi(xtal) crystal input voltage [1] Typical ratings are not guaranteed. The values listed are at room temperature (25 C), nominal supply voltages. [2] Tamb = 25 C. [3] IDD measurements were performed with all pins configured as GPIO outputs driven LOW and pull-up resistors disabled. [4] IRC enabled; external clock disabled; system PLL disabled. [5] BOD disabled. [6] All peripherals disabled in the SYSAHBCLKCTRL register. Peripheral clocks to UART and SPI0/1 disabled in system configuration block. Low-current mode PWR_LOW_CURRENT selected when running the set_power routine in the power profiles. [7] IRC disabled; system oscillator enabled; system PLL enabled. [8] All oscillators and analog blocks turned off in the PDSLEEPCFG register; PDSLEEPCFG = 0x0000 18FF. Before entering deep-sleep mode, you must write a 0 to bit 4 and bit 5 of the GPIO0DATA register at location 0x5000 3FFC and a 1 to bit 4 and bit 5 of the GPIO0DIR register at location 0x5000 8000. [9] Including voltage on outputs in 3-state mode. [10] VDD supply voltage must be present. [11] Allowed as long as the current limit does not exceed the maximum current allowed by the device. LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 20 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller Table 6. ADC static characteristics Tamb = 40 C to +85 C unless otherwise specified; ADC frequency 4.5 MHz, VDD = 2.5 V to 3.6 V. Symbol Parameter VIA analog input voltage 0 - VDD V Cia analog input capacitance - - 1 pF ED differential linearity error [1][2] - - 1 LSB integral non-linearity [3] - - 1.5 LSB EO offset error [4] - - 3.5 LSB EG gain error [5] - - 0.6 % ET absolute error [6] - - 4 LSB Rvsi voltage source interface resistance - - 40 k Ri input resistance - - 2.5 M EL(adj) Conditions Min [7][8] Typ Max Unit [1] The ADC is monotonic, there are no missing codes. [2] The differential linearity error (ED) is the difference between the actual step width and the ideal step width. See Figure 5. [3] The integral non-linearity (EL(adj)) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 5. [4] The offset error (EO) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See Figure 5. [5] The gain error (EG) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See Figure 5. [6] The absolute error (ET) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See Figure 5. [7] Tamb = 25 C; maximum sampling frequency fs = 400 kSamples/s and analog input capacitance Cia = 1 pF. [8] Input resistance Ri depends on the sampling frequency fs: Ri = 1 / (fs  Cia). LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 21 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller offset error EO gain error EG 1023 1022 1021 1020 1019 1018 (2) 7 code out (1) 6 5 (5) 4 (4) 3 (3) 2 1 LSB (ideal) 1 0 1 2 3 4 5 6 7 1018 1019 1020 1021 1022 1023 1024 VIA (LSBideal) offset error EO 1 LSB = VDD − VSS 1024 002aaf426 (1) Example of an actual transfer curve. (2) The ideal transfer curve. (3) Differential linearity error (ED). (4) Integral non-linearity (EL(adj)). (5) Center of a step of the actual transfer curve. Fig 5. ADC characteristics LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 22 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 9.1 BOD static characteristics Table 7. BOD static characteristics[1] Tamb = 25 C. Symbol Parameter Conditions Vth threshold voltage interrupt level 1 Min Typ Max Unit assertion - 2.22 - V de-assertion - 2.35 - V assertion - 2.52 - V de-assertion - 2.66 - V assertion - 2.80 - V de-assertion - 2.90 - V assertion - 1.46 - V de-assertion - 1.63 - V interrupt level 2 interrupt level 3 reset level 0 reset level 1 assertion - 2.06 - V de-assertion - 2.15 - V assertion - 2.35 - V de-assertion - 2.43 - V assertion - 2.63 - V de-assertion - 2.71 - V reset level 2 reset level 3 [1] Interrupt levels are selected by writing the level value to the BOD control register BODCTRL, see User manual UM10429. 9.2 Power consumption Power measurements in Active, Sleep, and Deep-sleep modes were performed under the following conditions (see user manual UM10429): • All digital pins configured as GPIO with pull-up resistor disabled in the IOCONFIG block. • GPIO pins configured as outputs using the GPIOnDIR registers. • Write 0 to all GPIOnDATA registers to drive the outputs LOW. • Write a 1 to bit 4 and bit 5 of the GPIO0DIR register at location 0x5000 8000 and a 0 to bit 4 and bit 5 of the GPIO0DATA register at location 0x5000 3FFC. This ensures that not-bonded out pins are in a well-defined state. LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 23 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 002aaf980 10 IDD (mA) 8 48 MHz(2) 6 36 MHz(2) 4 24 MHz(2) 12 MHz(1) 2 0 1.8 2.4 3.0 3.6 VDD (V) Conditions: Tamb = 25 C; active mode entered executing code while(1){} from flash; all peripherals disabled in the SYSAHBCLKCTRL register (SYSAHBCLKCTRL= 0x1F); all peripheral clocks disabled; internal pull-up resistors disabled; BOD disabled; low-current mode. (1) System PLL disabled; IRC enabled. (2) System PLL enabled; IRC disabled. Fig 6. Active mode: Typical supply current IDD versus supply voltage VDD for different system clock frequencies 002aaf981 10 IDD (mA) 8 48 MHz(2) 6 36 MHz(2) 4 24 MHz(2) 12 MHz(1) 2 0 −40 −15 10 35 60 85 temperature (°C) Conditions: VDD = 3.3 V; active mode entered executing code while(1){} from flash; all peripherals disabled in the SYSAHBCLKCTRL register (SYSAHBCLKCTRL= 0x1F); all peripheral clocks disabled; internal pull-up resistors disabled; BOD disabled; low-current mode. (1) System PLL disabled; IRC enabled. (2) System PLL enabled; IRC disabled. Fig 7. LPC1102_1104 Product data sheet Active mode: Typical supply current IDD versus temperature for different system clock frequencies All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 24 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 002aaf982 6 IDD (mA) 48 MHz(2) 4 36 MHz(2) 24 MHz(2) 2 12 MHz(1) 0 −40 −15 10 35 60 85 temperature (°C) Conditions: VDD = 3.3 V; sleep mode entered from flash; all peripherals disabled in the SYSAHBCLKCTRL register (SYSAHBCLKCTRL= 0x1F); all peripheral clocks disabled; internal pull-up resistors disabled; BOD disabled; low-current mode. (1) System PLL disabled; IRC enabled. (2) System PLL enabled; IRC disabled. Fig 8. Sleep mode: Typical supply current IDD versus temperature for different system clock frequencies 002aaf977 5.5 IDD (μA) 4.5 3.5 VDD = 3.3 V, 3.6 V 1.8 V 2.5 1.5 −40 −15 10 35 60 85 temperature (°C) Conditions: BOD disabled; all oscillators and analog blocks disabled in the PDSLEEPCFG register (PDSLEEPCFG = 0x0000 18FF). Remark: Before entering deep-sleep mode, you must write a 0 to bit 4 and bit 5 of the GPIO0DATA register at location 0x5000 3FFC and a 1 to bit 4 and bit 5 of the GPIO0DIR register at location 0x5000 8000. Fig 9. LPC1102_1104 Product data sheet Deep-sleep mode: Typical supply current IDD versus temperature for different supply voltages VDD All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 25 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 9.3 CoreMark data 002aah163 14 IDD (mA) 11.2 mode 0 mode 1 mode 2 mode 3 8.4 5.6 2.8 0 0 10 20 30 40 50 frequency (MHz) External signal generator providing 1 MHz to 20 MHz signal drives the XTALIN input; when testing 1 MHz to 19 MHz the system PLL is OFF, SYSAHBCLKDIV = 1; when testing 20 MHz to 50 MHz the system PLL is configured so that SYSAHBCLKDIV = 1. Fig 10. CoreMark current consumption for power modes 0, 1, 2, and 3 9.4 Electrical pin characteristics 002aae991 15 IOL (mA) T = 85 °C 25 °C −40 °C 10 5 0 0 0.2 0.4 0.6 VOL (V) Conditions: VDD = 3.3 V; standard port pins. Fig 11. Typical LOW-level output current IOL versus LOW-level output voltage VOL LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 26 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 002aae992 3.6 VOH (V) T = 85 °C 25 °C −40 °C 3.2 2.8 2.4 2 0 8 16 24 IOH (mA) Conditions: VDD = 3.3 V; standard port pins. Fig 12. Typical HIGH-level output voltage VOH versus HIGH-level output source current IOH 002aae988 10 Ipu (μA) −10 −30 T = 85 °C 25 °C −40 °C −50 −70 0 1 2 3 4 5 VI (V) Conditions: VDD = 3.3 V; standard port pins. Fig 13. Typical pull-up current Ipu versus input voltage VI LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 27 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 002aae989 80 T = 85 °C 25 °C −40 °C Ipd (μA) 60 40 20 0 0 1 2 3 4 5 VI (V) Conditions: VDD = 3.3 V; standard port pins. Fig 14. Typical pull-down current Ipd versus input voltage VI LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 28 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 10. Dynamic characteristics 10.1 Power-up ramp conditions Table 8. Power-up characteristics Tamb = 40 C to +85 C. Symbol Parameter Conditions Min at t = t1: 0 < VI 400 mV tr rise time twait wait time VI input voltage [1] [1][2] at t = t1 on pin VDD Typ Max Unit 0 - 500 ms 12 - - s 0 - 400 mV [1] See Figure 15. [2] The wait time specifies the time the power supply must be at levels below 400 mV before ramping up. tr VDD 400 mV 0 twait t = t1 002aag001 Condition: 0 < VI 400 mV at start of power-up (t = t1) Fig 15. Power-up ramp 10.2 Flash memory Table 9. Flash characteristics Tamb = 40 C to +85 C, unless otherwise specified. Symbol LPC1102_1104 Product data sheet Parameter Nendu endurance tret retention time ter erase time tprog programming time Conditions Min [1] Typ Max Unit 10000 100 000 - cycles powered 10 - - years unpowered 20 - - years sector or multiple consecutive sectors 95 100 105 ms 0.95 1 1.05 ms [2] [1] Number of program/erase cycles. [2] Programming times are given for writing 256 bytes from RAM to the flash. Data must be written to the flash in blocks of 256 bytes. All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 29 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 10.3 External clock Table 10. Dynamic characteristic: external clock Tamb = 40 C to +85 C; VDD over specified ranges.[1] Min Typ[2] Max Unit oscillator frequency 1 - 25 MHz Tcy(clk) clock cycle time 40 - 1000 ns tCHCX clock HIGH time Tcy(clk)  0.4 - - ns tCLCX clock LOW time Tcy(clk)  0.4 - - ns tCLCH clock rise time - - 5 ns tCHCL clock fall time - - 5 ns Symbol Parameter fosc Conditions [1] Parameters are valid over operating temperature range unless otherwise specified. [2] Typical ratings are not guaranteed. The values listed are at room temperature (25 C), nominal supply voltages. tCHCL tCHCX tCLCH tCLCX Tcy(clk) 002aaa907 Fig 16. External clock timing (with an amplitude of at least Vi(RMS) = 200 mV) LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 30 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 10.4 Internal oscillators Table 11. Dynamic characteristic: internal oscillators Tamb = 40 C to +85 C; 2.7 V  VDD  3.6 V.[1] Symbol Parameter Conditions fosc(RC) internal RC oscillator frequency - Min Typ[2] Max Unit 11.88 12 12.12 MHz [1] Parameters are valid over operating temperature range unless otherwise specified. [2] Typical ratings are not guaranteed. The values listed are at room temperature (25 C), nominal supply voltages. 002aaf403 12.15 f (MHz) VDD = 3.6 V 3.3 V 3.0 V 2.7 V 2.4 V 2.0 V 12.05 11.95 11.85 −40 −15 10 35 60 85 temperature (°C) Conditions: Frequency values are typical values. 12 MHz  1 % accuracy is guaranteed for 2.7 V  VDD  3.6 V and Tamb = 40 C to +85 C. Variations between parts may cause the IRC to fall outside the 12 MHz  1 % accuracy specification for voltages below 2.7 V. Fig 17. Internal RC oscillator frequency versus temperature Table 12. Dynamic characteristics: Watchdog oscillator Min Typ[1] Max Unit internal oscillator DIVSEL = 0x1F, FREQSEL = 0x1 frequency in the WDTOSCCTRL register; [2][3] - 9.4 - kHz DIVSEL = 0x00, FREQSEL = 0xF in the WDTOSCCTRL register [2][3] - 2300 - kHz Symbol Parameter fosc(int) LPC1102_1104 Product data sheet Conditions [1] Typical ratings are not guaranteed. The values listed are at room temperature (25 C), nominal supply voltages. [2] The typical frequency spread over processing and temperature (Tamb = 40 C to +85 C) is 40 %. [3] See user manual UM10429. All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 31 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 10.5 I/O pins Table 13. Dynamic characteristic: I/O pins[1] Tamb = 40 C to +85 C; 3.0 V  VDD  3.6 V. Symbol Parameter Conditions Min Typ Max Unit tr rise time pin configured as output 3.0 - 5.0 ns tf fall time pin configured as output 2.5 - 5.0 ns [1] Applies to standard port pins and RESET pin. 10.6 SPI interfaces Table 14. Dynamic characteristics of SPI pins in SPI mode Symbol Parameter Conditions Min Typ Max Unit - - ns SPI master (in SPI mode) when only receiving [1] 50 when only transmitting [1] 40 in SPI mode [2] 15 2.0 V  VDD < 2.4 V [2] 20 1.8 V  VDD < 2.0 V [2] 24 - - ns in SPI mode [2] 0 - - ns tv(Q) data output valid time in SPI mode [2] - - 10 ns th(Q) data output hold time in SPI mode [2] 0 - - ns Tcy(clk) clock cycle time data set-up time tDS ns - - ns 2.4 V  VDD  3.6 V data hold time tDH ns SPI slave (in SPI mode) Tcy(PCLK) PCLK cycle time 20 - - ns tDS data set-up time in SPI mode [3][4] 0 - - ns tDH data hold time in SPI mode [3][4] 3  Tcy(PCLK) + 4 - - ns data output valid time in SPI mode [3][4] - - 3  Tcy(PCLK) + 11 ns data output hold time in SPI mode [3][4] - - 2  Tcy(PCLK) + 5 ns tv(Q) th(Q) [1] Tcy(clk) = (SSPCLKDIV  (1 + SCR)  CPSDVSR) / fmain. The clock cycle time derived from the SPI bit rate Tcy(clk) is a function of the main clock frequency fmain, the SPI peripheral clock divider (SSPCLKDIV), the SPI SCR parameter (specified in the SSP0CR0 register), and the SPI CPSDVSR parameter (specified in the SPI clock prescale register). [2] Tamb = 40 C to 85 C. [3] Tcy(clk) = 12  Tcy(PCLK). [4] Tamb = 25 C; for normal voltage supply range: VDD = 3.3 V. LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 32 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller Tcy(clk) SCK (CPOL = 0) SCK (CPOL = 1) tv(Q) th(Q) DATA VALID MOSI DATA VALID tDS DATA VALID MISO tDH DATA VALID tv(Q) MOSI DATA VALID th(Q) DATA VALID tDH tDS MISO DATA VALID CPHA = 1 CPHA = 0 DATA VALID 002aae829 Fig 18. SPI master timing in SPI mode LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 33 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller Tcy(clk) SCK (CPOL = 0) SCK (CPOL = 1) tDS MOSI DATA VALID tDH DATA VALID tv(Q) MISO th(Q) DATA VALID tDS MOSI DATA VALID tDH DATA VALID tv(Q) MISO DATA VALID CPHA = 1 DATA VALID th(Q) CPHA = 0 DATA VALID 002aae830 Fig 19. SPI slave timing in SPI mode LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 34 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 11. Application information 11.1 ADC usage notes The following guidelines show how to increase the performance of the ADC in a noisy environment beyond the ADC specifications listed in Table 6: • The ADC input trace must be short and as close as possible to the LPC1102/1104 chip. • The ADC input traces must be shielded from fast switching digital signals and noisy power supply lines. • Because the ADC and the digital core share the same power supply, the power supply line must be adequately filtered. • To improve the ADC performance in a very noisy environment, put the device in Sleep mode during the ADC conversion. 11.2 XTAL input The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with Ci = 100 pF. To limit the input voltage to the specified range, choose an additional capacitor to ground Cg which attenuates the input voltage by a factor Ci/(Ci + Cg). In slave mode, a minimum of 200 mV (RMS) is needed. LPC1xxx XTALIN Ci 100 pF Cg 002aae788 Fig 20. Slave mode operation of the on-chip oscillator In slave mode the input clock signal should be coupled by means of a capacitor of 100 pF (Figure 20), with an amplitude between 200 mV (RMS) and 1000 mV (RMS). This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. 11.3 Standard I/O pad configuration Figure 21 shows the possible pin modes for standard I/O pins with analog input function: • • • • • LPC1102_1104 Product data sheet Digital output driver Digital input: Pull-up enabled/disabled Digital input: Pull-down enabled/disabled Digital input: Repeater mode enabled/disabled Analog input All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 35 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller VDD VDD open-drain enable pin configured as digital output driver strong pull-up output enable ESD data output PIN strong pull-down ESD VSS VDD weak pull-up pull-up enable weak pull-down repeater mode enable pin configured as digital input pull-down enable data input select analog input pin configured as analog input analog input 002aah159 Fig 21. Standard I/O pad configuration 11.4 Reset pad configuration VDD VDD VDD Rpu reset ESD 20 ns RC GLITCH FILTER PIN ESD VSS 002aaf274 Fig 22. Reset pad configuration LPC1102_1104 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 7 — 26 September 2013 © NXP B.V. 2013. All rights reserved. 36 of 43 LPC1102/1104 NXP Semiconductors 32-bit ARM Cortex-M0 microcontroller 11.5 ADC effective input impedance A simplified diagram of the ADC input channels can be used to determine the effective input impedance seen from an external voltage source. See Figure 23. ADC Block Source ADC COMPARATOR Rmux Rsw
LPC1102UK,118 价格&库存

很抱歉,暂时无法提供与“LPC1102UK,118”相匹配的价格&库存,您可以联系我们找货

免费人工找货