NXP Semiconductors
Data Sheet: Technical Data
K22P121M120SF7
Rev. 7.1, 08/2016
Kinetis K22F 512KB Flash
120 MHz ARM® Cortex®-M4 Based Microcontroller with FPU
The Kinetis K22 product family members are optimized for costsensitive applications requiring low-power, USB connectivity, and
processing efficiency and high peripheral integration with a
floating point unit. These devices share the comprehensive
enablement and scalability of the Kinetis family.
This product offers:
• Run power consumption down to 156 µA/MHz and static
power consumption down to 3.8 µA, full state retention and
6 µS wakeup. Lowest static mode down to 140 nA.
• USB LS/FS OTG 2.0 with embedded 3.3 V, 120 mA LDO
voltage regulator. USB FS device crystal-less functionality.
MK22FN512VDC12
MK22FN512VLL12
MK22FN512VLH12
MK22FN512VMP12
MK22FN512VFX12
100 & 64 LQFP(LL&LH)
121 XFBGA (DC)
14x14x1.4 mm P .5(LL)
8 x 8 x 0.5 mm P .65
10x10x1.4 mm P .5(LH)
64 MAPBGA (MP)
5 x 5 x 1.2 mm P .5
Performance
• 120 MHz ARM Cortex-M4 core with DSP instructions
delivering 1.25 Dhrystone MIPS per MHz
Memories and memory interfaces
• 512 KB of embedded flash and 128 KB of RAM
• FlexBus external bus interface 1
• Serial programming interface (EzPort)
• Preprogrammed Kinetis flashloader for one-time, insystem factory programming
Timers
• Two 8-ch general purpose/PWM timers
• Two 2-ch general purpose timers with quadrature
decoder functionality
• Periodic interrupt timers
• 16-bit low-power timer
• Real-time clock with independent power domain
• Programmable delay block
Security and integrity modules
• Hardware CRC module
• 128-bit unique identification (ID) number per chip
• Hardware random-number generator
• Flash access control to protect proprietary software
Operating Characteristics
• Voltage range (including flash writes): 1.71 to 3.6 V
• Temperature range (ambient): -40 to 105°C
88 QFN (FX)
10 x 10 x 0.9 mm P .4
Analog modules
• Two 16-bit SAR ADCs (1.2 MS/s in 12bit mode)
• Two 12-bit DACs 2
• Two analog comparators (CMP) with 6-bit DAC
• Accurate internal voltage reference
System peripherals
• Flexible low-power modes, multiple wake-up
sources
• 16-channel DMA controller
• Independent external and software watchdog
monitor
Clocks
• Two crystal oscillators: 32 kHz (RTC) and 32-40 kHz
or 3-32 MHz
• Three internal oscillators: 32 kHz, 4 MHz, & 48 MHz
• Multipurpose clock generator with PLL and FLL
Communication interfaces
• USB full/low-speed On-the-Go controller
• USB full-speed device crystal-less operation
• Two SPI modules and I2S module
• Three UART modules and one low-power UART
• Two I2C: Support for up to 1 Mbps operation
Human-machine interface
• Up to 81 general-purpose I/O (GPIO)
NXP reserves the right to change the production detail specifications as may be
required to permit improvements in the design of its products.
1. MK22FN512VFX12 (88QFN) does not support the FlexBus function.
2. MK22FN512VFX12 (88QFN) does not support the DAC1 function.
Ordering Information
Part Number
Memory
Maximum number of I/O's
Flash (KB)
SRAM (KB)
MK22FN512VDC12
512
128
81
MK22FN512VLL12
512
128
66
MK22FN512VLH12
512
128
40
MK22FN512VMP12
512
128
40
MK22FN512VFX12
512
128
60
Device Revision Number
Device Mask Set Number
0N50M
SIM_SDID[REVID]
0001
JTAG ID Register[PRN]
0001
Related Resources
Type
Description
Document
Selector Guide
The NXP Solution Advisor is a web-based tool that features interactive
application wizards and a dynamic product selector
KINETISKMCUSELGD
Product Brief
The Product Brief contains concise overview/summary information to enable K22FPB
quick evaluation of a device for design suitability.
Reference
Manual
The Reference Manual contains a comprehensive description of the
structure and function (operation) of a device.
K22P121M120SF7RM
Data Sheet
The Data Sheet is this document. It includes electrical characteristics and
signal connections.
K22P121M120SF7
Chip Errata
The chip mask set Errata provides additional or corrective information for a
particular device mask set.
KINETIS_K_xN50M1
Package drawing Package dimensions are provided by part number:
• MK22FN512VDC12
• MK22FN512VLL12
• MK22FN512VLH12
• MK22FN512VMP12
• MK22FN512VFX12
Package drawing:
• 98ASA00595D
• 98ASS23308W
• 98ASS23234W
• 98ASA00420D
• 98ASA00935D
Engineering
Bulletin
Electrical Connection
Recommendations for the
Exposed Pad on QFN and
DFN Packages.
This engineering bulletin gives connection recommendations specifically for
microcontrollers in DFN and QFN packages.
1. To find the associated resource, go to nxp.com and perform a search using this term with the x replaced by the revision
of the device you are using.
Figure 1 shows the functional modules in the chip.
2
NXP Semiconductors
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
ARM ® Cortex™-M4
Core
System
Memories and Memory Interfaces
DMA (16ch)
Program
flash
(512 KB)
FlexBus
Debug
interfaces
DSP
Low-leakage
wakeup
Interrupt
contoller
FPU
Internal
and external
watchdogs
RAM
(128 KB)
Phaselocked loop
Frequencylocked loop
Low/high
frequency
oscillators
Serial
programming
interface
(EzPort)
Internal
reference
clocks
Communication Interfaces
Analog
Timers
CRC
16-bit
ADC x2
Timers
x2 (8ch)
x2 (2ch)
2
I C
x2
2
I S
Random
number
generator
Comparator
with 6-bit DAC
x2
Programmable
delay block
UART
x3
USB OTG
LS/FS
Flash access
control
12-bit DAC
x2
Periodic
interrupt
timers
LPUART
x1
USB LS/FS
transceiver
High
performance
voltage ref
16-bit
low-power
timer
SPI
x2
USB voltage
regulator
Security
and Integrity
Clocks
Human-Machine
Interface (HMI)
Up to
81 GPIOs
Independent
real-time
clock
Figure 1. Functional block diagram
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
3
NXP Semiconductors
Table of Contents
1 Ratings.................................................................................... 5
1.1 Thermal handling ratings................................................. 5
1.2 Moisture handling ratings................................................ 5
1.3 ESD handling ratings....................................................... 5
1.4 Voltage and current operating ratings............................. 5
2 General................................................................................... 6
2.1 AC electrical characteristics.............................................6
2.2 Nonswitching electrical specifications..............................6
2.2.1 Voltage and current operating requirements....... 6
2.2.2 LVD and POR operating requirements................7
2.2.3 Voltage and current operating behaviors.............8
2.2.4 Power mode transition operating behaviors........ 9
2.2.5 Power consumption operating behaviors............ 10
2.2.6 EMC radiated emissions operating behaviors..... 17
2.2.7 Designing with radiated emissions in mind..........18
2.2.8 Capacitance attributes.........................................18
2.3 Switching specifications...................................................18
2.3.1 Device clock specifications..................................18
2.3.2 General switching specifications......................... 19
2.4 Thermal specifications..................................................... 20
2.4.1 Thermal operating requirements......................... 20
2.4.2 Thermal attributes................................................20
2.4.3 Thermal attributes for 88 QFN.............................21
3 Peripheral operating requirements and behaviors.................. 22
3.1 Core modules.................................................................. 22
3.1.1 SWD electricals .................................................. 22
3.1.2 JTAG electricals.................................................. 23
3.2 System modules.............................................................. 26
3.3 Clock modules................................................................. 26
3.3.1 MCG specifications..............................................26
3.3.2 IRC48M specifications.........................................29
3.3.3 Oscillator electrical specifications........................29
3.3.4 32 kHz oscillator electrical characteristics........... 32
3.4 Memories and memory interfaces................................... 32
3.4.1 Flash electrical specifications.............................. 32
3.4.2 EzPort switching specifications........................... 34
3.4.3 Flexbus switching specifications..........................35
3.5 Security and integrity modules........................................ 38
4
NXP Semiconductors
4
5
6
7
3.6 Analog............................................................................. 38
3.6.1 ADC electrical specifications............................... 39
3.6.2 CMP and 6-bit DAC electrical specifications....... 43
3.6.3 12-bit DAC electrical characteristics....................45
3.6.4 Voltage reference electrical specifications.......... 48
3.7 Timers..............................................................................49
3.8 Communication interfaces............................................... 49
3.8.1 USB electrical specifications............................... 50
3.8.2 USB VREG electrical specifications.................... 50
3.8.3 DSPI switching specifications (limited voltage
range).................................................................. 51
3.8.4 DSPI switching specifications (full voltage
range).................................................................. 53
3.8.5 Inter-Integrated Circuit Interface (I2C) timing...... 54
3.8.6 UART switching specifications............................ 56
3.8.7 I2S/SAI switching specifications.......................... 56
Dimensions............................................................................. 62
4.1 Obtaining package dimensions....................................... 62
Pinout...................................................................................... 63
5.1 K22F Signal Multiplexing and Pin Assignments.............. 63
5.2 Recommended connection for unused analog and
digital pins........................................................................69
5.3 K22 Pinouts..................................................................... 70
Part identification.....................................................................75
6.1 Description.......................................................................75
6.2 Format............................................................................. 75
6.3 Fields............................................................................... 76
6.4 Example...........................................................................76
6.5 121-pin XFBGA part marking.......................................... 77
6.6 64-pin MAPBGA part marking......................................... 77
Terminology and guidelines.................................................... 77
7.1 Definitions........................................................................ 77
7.2 Examples......................................................................... 78
7.3 Typical-value conditions.................................................. 78
7.4 Relationship between ratings and operating
requirements....................................................................79
7.5 Guidelines for ratings and operating requirements..........79
8 Revision History...................................................................... 79
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
Ratings
1 Ratings
1.1 Thermal handling ratings
Symbol
Description
Min.
Max.
Unit
Notes
TSTG
Storage temperature
–55
150
°C
1
TSDR
Solder temperature, lead-free
—
260
°C
2
1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.
2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic
Solid State Surface Mount Devices.
1.2 Moisture handling ratings
Symbol
MSL
Description
Moisture sensitivity level
Min.
Max.
Unit
Notes
—
3
—
1
1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic
Solid State Surface Mount Devices.
1.3 ESD handling ratings
Symbol
Description
Min.
Max.
Unit
Notes
VHBM
Electrostatic discharge voltage, human body model
-2000
+2000
V
1
VCDM
Electrostatic discharge voltage, charged-device
model
-500
+500
V
2
Latch-up current at ambient temperature of 105°C
-100
+100
mA
3
ILAT
1. Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human
Body Model (HBM).
2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for
Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.
1.4 Voltage and current operating ratings
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
5
NXP Semiconductors
General
Symbol
Description
Min.
Max.
Unit
VDD
Digital supply voltage
–0.3
3.8
V
IDD
Digital supply current
—
169
mA
VDIO
Digital input voltage
–0.3
VDD + 0.3
V
VAIO
Analog1
–0.3
VDD + 0.3
V
ID
VDDA
Maximum current single pin limit (applies to all digital pins)
Analog supply voltage
–25
25
mA
VDD – 0.3
VDD + 0.3
V
VUSB0_DP
USB0_DP input voltage
–0.3
3.63
V
VUSB0_DM
USB0_DM input voltage
–0.3
3.63
V
VREGIN
USB regulator input
–0.3
6.0
V
RTC battery supply voltage
–0.3
3.8
V
VBAT
1. Analog pins are defined as pins that do not have an associated general purpose I/O port function.
2 General
2.1 AC electrical characteristics
Unless otherwise specified, propagation delays are measured from the 50% to the 50%
point, and rise and fall times are measured at the 20% and 80% points, as shown in the
following figure.
VIH
Input Signal
High
Low
80%
50%
20%
Midpoint1
Fall Time
VIL
Rise Time
The midpoint is VIL + (VIH - VIL) / 2
Figure 2. Input signal measurement reference
2.2 Nonswitching electrical specifications
6
NXP Semiconductors
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
General
2.2.1 Voltage and current operating requirements
Table 1. Voltage and current operating requirements
Symbol
Description
Min.
Max.
Unit
VDD
Supply voltage
1.71
3.6
V
VDDA
Analog supply voltage
1.71
3.6
V
VDD – VDDA VDD-to-VDDA differential voltage
–0.1
0.1
V
VSS – VSSA VSS-to-VSSA differential voltage
–0.1
0.1
V
1.71
3.6
V
0.7 × VDD
—
V
0.75 × VDD
—
V
—
0.35 × VDD
V
—
0.3 × VDD
V
0.06 × VDD
—
V
VBAT
VIH
RTC battery supply voltage
Input high voltage
• 2.7 V ≤ VDD ≤ 3.6 V
Notes
• 1.7 V ≤ VDD ≤ 2.7 V
VIL
Input low voltage
• 2.7 V ≤ VDD ≤ 3.6 V
• 1.7 V ≤ VDD ≤ 2.7 V
VHYS
Input hysteresis
IICIO
Analog and I/O pin DC injection current — single pin
1
-3
—
mA
-25
—
mA
VDD
VDD
V
1.2
—
V
VPOR_VBAT
—
V
• VIN < VSS-0.3V (Negative current injection)
IICcont
Contiguous pin DC injection current —regional limit,
includes sum of negative injection currents or sum of
positive injection currents of 16 contiguous pins
• Negative current injection
VODPU
Open drain pullup voltage level
VRAM
VDD voltage required to retain RAM
VRFVBAT
VBAT voltage required to retain the VBAT register file
2
1. All analog and I/O pins are internally clamped to VSS through ESD protection diodes. If VIN is less than VIO_MIN or
greater than VIO_MAX, a current limiting resistor is required. The negative DC injection current limiting resistor is
calculated as R=(VIO_MIN-VIN)/|IICIO|.
2. Open drain outputs must be pulled to VDD.
2.2.2 LVD and POR operating requirements
Table 2. VDD supply LVD and POR operating requirements
Symbol
Description
Min.
Typ.
Max.
Unit
VPOR
Falling VDD POR detect voltage
0.8
1.1
1.5
V
VLVDH
Falling low-voltage detect threshold — high
range (LVDV=01)
2.48
2.56
2.64
V
Low-voltage warning thresholds — high range
VLVW1H
• Level 1 falling (LVWV=00)
Notes
1
2.62
2.70
2.78
V
Table continues on the next page...
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
7
NXP Semiconductors
General
Table 2. VDD supply LVD and POR operating requirements (continued)
Symbol
Min.
Typ.
Max.
Unit
VLVW2H
Description
• Level 2 falling (LVWV=01)
2.72
2.80
2.88
V
VLVW3H
• Level 3 falling (LVWV=10)
2.82
2.90
2.98
V
VLVW4H
• Level 4 falling (LVWV=11)
2.92
3.00
3.08
V
—
80
—
mV
1.54
1.60
1.66
V
VHYSH
Low-voltage inhibit reset/recover hysteresis —
high range
VLVDL
Falling low-voltage detect threshold — low
range (LVDV=00)
Low-voltage warning thresholds — low range
1
VLVW1L
• Level 1 falling (LVWV=00)
1.74
1.80
1.86
V
VLVW2L
• Level 2 falling (LVWV=01)
1.84
1.90
1.96
V
VLVW3L
• Level 3 falling (LVWV=10)
1.94
2.00
2.06
V
VLVW4L
• Level 4 falling (LVWV=11)
2.04
2.10
2.16
V
—
60
—
mV
VHYSL
Low-voltage inhibit reset/recover hysteresis —
low range
Notes
VBG
Bandgap voltage reference
0.97
1.00
1.03
V
tLPO
Internal low power oscillator period — factory
trimmed
900
1000
1100
μs
1. Rising threshold is the sum of falling threshold and hysteresis voltage
Table 3. VBAT power operating requirements
Symbol
Description
VPOR_VBAT Falling VBAT supply POR detect voltage
Min.
Typ.
Max.
Unit
0.8
1.1
1.5
V
Notes
2.2.3 Voltage and current operating behaviors
Table 4. Voltage and current operating behaviors
Symbol
VOH
VOH
IOHT
Description
Min.
Typ.
Max.
Unit
Notes
2.7 V ≤ VDD ≤ 3.6 V, IOH = -5 mA
VDD – 0.5
—
—
V
1
1.71 V ≤ VDD ≤ 2.7 V, IOH = -2.5 mA
VDD – 0.5
—
—
V
2.7 V ≤ VDD ≤ 3.6 V, IOH = -20 mA
VDD – 0.5
—
—
V
1.71 V ≤ VDD ≤ 2.7 V, IOH = -10 mA
VDD – 0.5
—
—
V
Output high current total for all ports
—
—
100
mA
Output high voltage — Normal drive pad except
RESET_B
Output high voltage — High drive pad except
RESET_B
1
Table continues on the next page...
8
NXP Semiconductors
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
General
Table 4. Voltage and current operating behaviors (continued)
Symbol
Min.
Typ.
Max.
Unit
Notes
2.7 V ≤ VDD ≤ 3.6 V, IOL = 5 mA
—
—
0.5
V
1
1.71 V ≤ VDD ≤ 2.7 V, IOL = 2.5 mA
—
—
0.5
V
2.7 V ≤ VDD ≤ 3.6 V, IOL = 20 mA
—
—
0.5
V
1.71 V ≤ VDD ≤ 2.7 V, IOL = 10 mA
—
—
0.5
V
2.7 V ≤ VDD ≤ 3.6 V, IOL = 3 mA
—
—
0.5
V
1.71 V ≤ VDD ≤ 2.7 V, IOL = 1.5 mA
—
—
0.5
V
Output low current total for all ports
—
—
100
mA
All pins other than high drive port pins
—
0.002
0.5
μA
High drive port pins
—
0.004
0.5
μA
Input leakage current (total all pins) for full
temperature range
—
—
1.0
μA
2
RPU
Internal pullup resistors
20
—
50
kΩ
3
RPD
Internal pulldown resistors
20
—
50
kΩ
4
VOL
VOL
VOL
IOLT
IIN
IIN
Description
Output low voltage — Normal drive pad except
RESET_B
Output low voltage — High drive pad except
RESET_B
1
Output low voltage — RESET_B
Input leakage current (per pin) for full
temperature range
1, 2
1. PTB0, PTB1, PTC3, PTC4, PTD4, PTD5, PTD6, and PTD7 I/O have both high drive and normal drive capability
selected by the associated PTx_PCRn[DSE] control bit. All other GPIOs are normal drive only.
2. Measured at VDD=3.6V
3. Measured at VDD supply voltage = VDD min and Vinput = VSS
4. Measured at VDD supply voltage = VDD min and Vinput = VDD
2.2.4 Power mode transition operating behaviors
All specifications except tPOR, and VLLSx→RUN recovery times in the following
table assume this clock configuration:
•
•
•
•
•
CPU and system clocks = 80 MHz
Bus clock = 40 MHz
FlexBus clock = 20 MHz
Flash clock = 20 MHz
MCG mode: FEI
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
9
NXP Semiconductors
General
Table 5. Power mode transition operating behaviors
Symbol
tPOR
Description
After a POR event, amount of time from the
point VDD reaches 1.71 V to execution of the
first instruction across the operating temperature
range of the chip.
Min.
Typ.
Max.
Unit
Notes
—
—
300
μs
1
—
—
140
μs
—
—
140
μs
—
—
80
μs
—
—
80
μs
—
—
—
—
—
—
5.7
μs
—
—
5.7
μs
• VLLS0 → RUN
• VLLS1 → RUN
• VLLS2 → RUN
• VLLS3 → RUN
• LLS2 → RUN
6
• LLS3 → RUN
μs
6
μs
• VLPS → RUN
• STOP → RUN
1. Normal boot (FTFA_OPT[LPBOOT]=1)
2.2.5 Power consumption operating behaviors
The current parameters in the table below are derived from code executing a while(1)
loop from flash, unless otherwise noted.
The IDD typical values represent the statistical mean at 25°C, and the IDD maximum
values for RUN, WAIT, VLPR, and VLPW represent data collected at 125°C junction
temperature unless otherwise noted. The maximum values represent characterized
results equivalent to the mean plus three times the standard deviation (mean + 3 sigma).
Table 6. Power consumption operating behaviors
Symbol
IDDA
Description
Analog supply current
Min.
Typ.
Max.
Unit
Notes
—
—
See note
mA
1
IDD_HSRUN High Speed Run mode current - all peripheral
clocks disabled, CoreMark benchmark code
executing from flash
Table continues on the next page...
10
NXP Semiconductors
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
General
Table 6. Power consumption operating behaviors (continued)
Symbol
Description
Min.
Typ.
Max.
Unit
Notes
@ 1.8V
—
28.0
29.33
mA
2, 3, 4
@ 3.0V
—
28.0
29.33
mA
@ 1.8V
—
25.6
26.93
mA
@ 3.0V
—
25.7
27.03
mA
@ 1.8V
—
35.5
36.83
mA
@ 3.0V
—
35.6
36.93
mA
@ 1.8V
—
17.5
18.83
mA
@ 3.0V
—
17.5
18.83
mA
@ 1.8V
—
15.10
17.10
mA
@ 3.0V
—
15.10
17.33
mA
@ 1.8V
—
16.6
17.93
mA
@ 3.0V
—
16.8
18.13
mA
—
22.8
24.13
mA
• @ 25°C
—
22.9
24.23
mA
• @ 70°C
—
23.1
24.43
mA
• @ 85°C
—
23.5
24.83
mA
• @ 105°C
—
23.8
25.13
mA
—
15.1
16.43
mA
• @ 25°C
—
15.1
16.43
mA
• @ 70°C
—
15.4
16.73
mA
• @ 85°C
—
15.6
16.93
mA
• @ 105°C
—
16.0
17.33
mA
IDD_HSRUN High Speed Run mode current - all peripheral
clocks disabled, code executing from flash
2
IDD_HSRUN High Speed Run mode current — all peripheral
clocks enabled, code executing from flash
IDD_RUN
IDD_RUN
IDD_RUN
IDD_RUN
5
Run mode current in Compute operation —
CoreMark benchmark code executing from flash
3, 4, 6
Run mode current in Compute operation —
code executing from flash
6
Run mode current — all peripheral clocks
disabled, code executing from flash
7
Run mode current — all peripheral clocks
enabled, code executing from flash
@ 1.8V
8
@ 3.0V
IDD_RUN
Run mode current — Compute operation, code
executing from flash
@ 1.8V
9
@ 3.0V
Table continues on the next page...
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
11
NXP Semiconductors
General
Table 6. Power consumption operating behaviors (continued)
Symbol
Description
Min.
Typ.
Max.
Unit
Notes
IDD_WAIT
Wait mode high frequency current at 3.0 V — all
peripheral clocks disabled
—
9.3
10.63
mA
7
IDD_WAIT
Wait mode reduced frequency current at 3.0 V
— all peripheral clocks disabled
—
5.4
6.73
mA
10
IDD_VLPR
Very-low-power run mode current in Compute
operation — CoreMark benchmark code
executing from flash
@ 1.8V
—
0.88
1.02
mA
3, 4, 11
@ 3.0V
—
0.89
1.03
mA
@ 1.8V
—
0.62
0.77
mA
@ 3.0V
—
0.63
0.77
mA
IDD_VLPR
Very-low-power run mode current at 3.0 V — all
peripheral clocks disabled
—
0.76
0.90
mA
12
IDD_VLPR
Very-low-power run mode current at 3.0 V — all
peripheral clocks enabled
—
1.2
1.34
mA
13
IDD_VLPW
Very-low-power wait mode current at 3.0 V — all
peripheral clocks disabled
—
0.45
0.59
mA
14
IDD_STOP
Stop mode current at 3.0 V
@ -40°C to 25°C
—
0.28
0.37
mA
@ 70°C
—
0.34
0.51
mA
@ 85°C
—
0.38
0.55
mA
@ 105°C
—
0.50
0.80
mA
IDD_VLPR
IDD_VLPS
IDD_LLS3
IDD_LLS2
Very-low-power run mode current in Compute
operation, code executing from flash
11
Very-low-power stop mode current at 3.0 V
@ -40°C to 25°C
—
8.7
18.10
µA
@ 70°C
—
31.1
79.55
µA
@ 85°C
—
50.3
110.15
µA
@ 105°C
—
98.6
238.30
µA
@ -40°C to 25°C
—
3.8
5.65
µA
@ 70°C
—
12.5
28.75
µA
@ 85°C
—
20.2
47.60
µA
@ 105°C
—
39.5
91.25
µA
@ -40°C to 25°C
—
3.0
4.10
µA
@ 70°C
—
7.8
16.40
µA
@ 85°C
—
12.3
30.15
µA
@ 105°C
—
23.6
55.30
µA
—
2.8
3.95
µA
Low leakage stop mode 3 current at 3.0 V
Low leakage stop mode 2 current at 3.0 V
IDD_VLLS3 Very low-leakage stop mode 3 current at 3.0 V
@ -40°C to 25°C
Table continues on the next page...
12
NXP Semiconductors
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
General
Table 6. Power consumption operating behaviors (continued)
Symbol
Description
Min.
Typ.
Max.
Unit
@ 70°C
—
9.5
21.25
µA
@ 85°C
—
15.3
34.65
µA
@ 105°C
—
30.1
66.05
µA
@ -40°C to 25°C
—
1.9
2.45
µA
@ 70°C
—
4.5
8.50
µA
@ 85°C
—
6.8
12.15
µA
@ 105°C
—
13.0
25.50
µA
@ -40°C to 25°C
—
0.73
1.42
µA
@ 70°C
—
1.8
3.90
µA
@ 85°C
—
3.0
5.25
µA
@ 105°C
—
5.9
10.80
µA
@ -40°C to 25°C
—
0.43
0.55
µA
@ 70°C
—
1.4
2.45
µA
@ 85°C
—
2.6
4.00
µA
@ 105°C
—
5.4
9.30
µA
@ -40°C to 25°C
—
0.14
0.24
µA
@ 70°C
—
1.1
2.15
µA
@ 85°C
—
2.3
3.85
µA
@ 105°C
—
5.1
9.00
µA
@ -40°C to 25°C
—
0.18
0.21
µA
@ 70°C
—
0.66
0.86
µA
@ 85°C
—
1.52
2.24
µA
@ 105°C
—
2.92
4.30
µA
• @ -40°C to 25°C
—
0.59
0.70
µA
• @ 70°C
—
1.00
1.3
µA
• @ 85°C
—
1.76
2.59
µA
• @ 105°C
—
3.00
4.42
µA
Notes
IDD_VLLS2 Very low-leakage stop mode 2 current at 3.0 V
IDD_VLLS1 Very low-leakage stop mode 1 current at 3.0 V
IDD_VLLS0 Very low-leakage stop mode 0 current at 3.0 V
with POR detect circuit enabled
IDD_VLLS0 Very low-leakage stop mode 0 current at 3.0 V
with POR detect circuit disabled
IDD_VBAT
IDD_VBAT
Average current with RTC and 32kHz disabled
at 3.0 V
Average current when CPU is not accessing
RTC registers
@ 1.8V
15
@ 3.0V
Table continues on the next page...
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
13
NXP Semiconductors
General
Table 6. Power consumption operating behaviors (continued)
Symbol
Description
Min.
Typ.
Max.
Unit
• @ -40°C to 25°C
—
0.71
0.84
µA
• @ 70°C
—
1.22
1.59
µA
• @ 85°C
—
2.08
3.06
µA
• @ 105°C
—
3.50
5.15
µA
Notes
1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See
each module's specification for its supply current.
2. 120MHz core and system clock, 60MHz bus clock, 24MHz FlexBus clock, and 24MHz flash clock. MCG configured for
PEE mode. All peripheral clocks disabled.
3. Cache on and prefetch on, low compiler optimization.
4. Coremark benchmark compiled using IAR 7.2 with optimization level low.
5. 120MHz core and system clock, 60MHz bus clock, 24MHz FlexBus clock, and 24MHz flash clock. MCG configured for
PEE mode. All peripheral clocks enabled.
6. 80 MHz core and system clock, 40 MHz bus clock, and 26.67 MHz flash clock. MCG configured for PEE mode. Compute
operation.
7. 80MHz core and system clock, 40MHz bus clock, 20MHz FlexBus clock, and 26.67MHz flash clock. MCG configured for
FEI mode. All peripheral clocks disabled.
8. 80MHz core and system clock, 40MHz bus clock, 20MHz FlexBus clock, and 26.67MHz flash clock. MCG configured for
FEI mode. All peripheral clocks enabled.
9. 80MHz core and system clock, 40MHz bus clock, and 26.67MHz flash clock. MCG configured for FEI mode. Compute
operation.
10. 25MHz core and system clock, 25MHz bus clock, and 25MHz FlexBus and flash clock. MCG configured for FEI mode.
11. 4 MHz core, system, FlexBus, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. Compute
operation. Code executing from flash.
12. 4 MHz core, system, FlexBus, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral
clocks disabled. Code executing from flash.
13. 4 MHz core, system, FlexBus, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral
clocks enabled but peripherals are not in active operation. Code executing from flash.
14. 4 MHz core, system, FlexBus, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral
clocks disabled.
15. Includes 32kHz oscillator current and RTC operation.
Table 7. Low power mode peripheral adders—typical value
Symbol
Description
Temperature (°C)
Unit
-40
25
50
70
85
105
IIREFSTEN4MHz
4 MHz internal reference clock (IRC)
adder. Measured by entering STOP or
VLPS mode with 4 MHz IRC enabled.
56
56
56
56
56
56
µA
IIREFSTEN32KHz
32 kHz internal reference clock (IRC)
adder. Measured by entering STOP
mode with the 32 kHz IRC enabled.
52
52
52
52
52
52
µA
IEREFSTEN4MHz
External 4 MHz crystal clock adder.
Measured by entering STOP or VLPS
mode with the crystal enabled.
206
228
237
245
251
258
uA
IEREFSTEN32KHz
External 32 kHz crystal clock adder by
means of the OSC0_CR[EREFSTEN
Table continues on the next page...
14
NXP Semiconductors
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
General
Table 7. Low power mode peripheral adders—typical value (continued)
Symbol
Description
Temperature (°C)
Unit
-40
25
50
70
85
105
VLLS1
440
490
540
560
570
580
VLLS3
440
490
540
560
570
580
LLS
490
490
540
560
570
680
VLPS
510
560
560
560
610
680
STOP
510
560
560
560
610
680
48 Mhz internal reference clock
350
350
350
350
350
350
µA
ICMP
CMP peripheral adder measured by
placing the device in VLLS1 mode with
CMP enabled using the 6-bit DAC and a
single external input for compare.
Includes 6-bit DAC power consumption.
22
22
22
22
22
22
µA
IRTC
RTC peripheral adder measured by
placing the device in VLLS1 mode with
external 32 kHz crystal enabled by
means of the RTC_CR[OSCE] bit and
the RTC ALARM set for 1 minute.
Includes ERCLK32K (32 kHz external
crystal) power consumption.
432
357
388
475
532
810
nA
IUART
UART peripheral adder measured by
placing the device in STOP or VLPS
mode with selected clock source waiting
for RX data at 115200 baud rate.
Includes selected clock source power
consumption.
66
66
66
66
66
66
µA
214
237
246
254
260
268
and EREFSTEN] bits. Measured by
entering all modes with the crystal
enabled.
I48MIRC
MCGIRCLK (4 MHz internal reference
clock)
>OSCERCLK (4 MHz external crystal)
nA
IBG
Bandgap adder when BGEN bit is set
and device is placed in VLPx, LLS, or
VLLSx mode.
45
45
45
45
45
45
µA
IADC
ADC peripheral adder combining the
measured values at VDD and VDDA by
placing the device in STOP or VLPS
mode. ADC is configured for low power
mode using the internal clock and
continuous conversions.
42
42
42
42
42
42
µA
2.2.5.1
Diagram: Typical IDD_RUN operating behavior
The following data was measured under these conditions:
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
15
NXP Semiconductors
General
• MCG in FBE mode for 50 MHz and lower frequencies. MCG in FEE mode at
frequencies between 50 MHz and 100MHz. MCG in PEE mode at frequencies
greater than 100 MHz.
• USB regulator disabled
• No GPIOs toggled
• Code execution from flash with cache enabled
• For the ALLOFF curve, all peripheral clocks are disabled except FTFA
Run Mode Current vs Core Frequency
Current Consumption on VDD (A)
Temp (C)=25, VDD=3.6V, CACHE=ENABLE, Code Residence=Flash
All Peripheral Clk Gates
ALLOFF
ALLON
Clk Ratio
Core-Bus-FlexBus-Flash
Core Freq (Mhz)
Figure 3. Run mode supply current vs. core frequency
16
NXP Semiconductors
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
General
Very Low Power Run (VLPR) Current vs Core Frequency
Current Consumption on VDD (A)
Temp (C)=25, VDD=3.6V, CACHE=ENABLE, Code Residence=Flash
All Peripheral Clk Gates
ALLOFF
ALLON
Clk Ratio
Core-Bus-FlexBus-Flash
Core Freq (Mhz)
Figure 4. VLPR mode supply current vs. core frequency
2.2.6 EMC radiated emissions operating behaviors
Table 8. EMC radiated emissions operating behaviors for 64 LQFP package
Parame Conditions
ter
VEME
Clocks
Frequency range
Level
(Typ.)
Unit
Notes
dBuV
1, 2, 3
Device configuration,
FSYS = 120 MHz
test conditions and EM
FBUS = 60 MHz
testing per standard IEC
External crystal = 8 MHz
61967-2.
150 kHz–50 MHz
14
50 MHz–150 MHz
23
150 MHz–500 MHz
23
Supply voltages:
• VREGIN (USB) =
5.0 V
• VDD = 3.3 V
500 MHz–1000 MHz
9
IEC level
L
4
Temp = 25°C
1. Measurements were made per IEC 61967-2 while the device was running typical application code.
2. Measurements were performed on the 64LQFP device, MK22FN512VLH12 .
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
17
NXP Semiconductors
General
3. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number,
from among the measured orientations in each frequency range.
4. IEC Level Maximums: M ≤ 18dBmV, L ≤ 24dBmV, K ≤ 30dBmV, I ≤ 36dBmV, H ≤ 42dBmV .
2.2.7 Designing with radiated emissions in mind
To find application notes that provide guidance on designing your system to minimize
interference from radiated emissions:
• Go to nxp.com
• Perform a keyword search for “EMC design.”
2.2.8 Capacitance attributes
Table 9. Capacitance attributes
Symbol
Description
Min.
Max.
Unit
CIN_A
Input capacitance: analog pins
—
7
pF
CIN_D
Input capacitance: digital pins
—
7
pF
2.3 Switching specifications
2.3.1 Device clock specifications
Table 10. Device clock specifications
Symbol
Description
Min.
Max.
Unit
Notes
High Speed run mode
fSYS
System and core clock
—
120
MHz
fBUS
Bus clock
—
60
MHz
Normal run mode (and High Speed run mode unless otherwise specified above)
fSYS
System and core clock
—
80
MHz
System and core clock when Full Speed USB in
operation
20
—
MHz
Bus clock
—
50
MHz
FlexBus clock
—
30
MHz
fFLASH
Flash clock
—
26.67
MHz
fLPTMR
LPTMR clock
—
25
MHz
fSYS_USB
fBUS
FB_CLK
VLPR mode1
Table continues on the next page...
18
NXP Semiconductors
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
General
Table 10. Device clock specifications (continued)
Symbol
Description
Min.
Max.
Unit
fSYS
System and core clock
—
4
MHz
fBUS
Bus clock
—
4
MHz
FlexBus clock
—
4
MHz
fFLASH
Flash clock
—
1
MHz
fERCLK
External reference clock
—
16
MHz
LPTMR clock
—
25
MHz
—
16
MHz
FB_CLK
fLPTMR_pin
fLPTMR_ERCLK LPTMR external reference clock
fI2S_MCLK
I2S master clock
—
12.5
MHz
fI2S_BCLK
I2S bit clock
—
4
MHz
Notes
1. The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for
any other module.
2.3.2 General switching specifications
These general purpose specifications apply to all signals configured for GPIO, UART,
and timers.
Table 11. General switching specifications
Symbol
Description
Min.
Max.
Unit
Notes
GPIO pin interrupt pulse width (digital glitch filter
disabled) — Synchronous path
1.5
—
Bus clock
cycles
1, 2
External RESET and NMI pin interrupt pulse width —
Asynchronous path
100
—
ns
3
GPIO pin interrupt pulse width (digital glitch filter
disabled, passive filter disabled) — Asynchronous
path
50
—
ns
4
Mode select (EZP_CS) hold time after reset
deassertion
2
—
Bus clock
cycles
Port rise and fall time
• Slew disabled
• 1.71 ≤ VDD ≤ 2.7V
5
—
—
• 2.7 ≤ VDD ≤ 3.6V
• Slew enabled
• 1.71 ≤ VDD ≤ 2.7V
• 2.7 ≤ VDD ≤ 3.6V
10
ns
5
ns
30
ns
16
ns
—
—
1. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses
may or may not be recognized. In Stop, VLPS, LLS, and VLLSx modes, the synchronizer is bypassed so shorter
pulses can be recognized in that case.
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
19
NXP Semiconductors
General
2. The greater of synchronous and asynchronous timing must be met.
3. These pins have a passive filter enabled on the inputs. This is the shortest pulse width that is guaranteed to be
recognized.
4. These pins do not have a passive filter on the inputs. This is the shortest pulse width that is guaranteed to be
recognized.
5. 25 pF load
2.4 Thermal specifications
2.4.1 Thermal operating requirements
Table 12. Thermal operating requirements
Symbol
Description
Min.
Max.
Unit
TJ
Die junction temperature
–40
125
°C
TA
Ambient temperature
–40
105
°C
Notes
1
1. Maximum TA can be exceeded only if the user ensures that TJ does not exceed maximum TJ. The simplest method to
determine TJ is: TJ = TA + RΘJA × chip power dissipation.
2.4.2 Thermal attributes
Board
type
Singlelayer (1s)
Symbol
Description
121
XFBGA
100
LQFP
64
LQFP
64
MAPB
GA
Unit
Notes
RθJA
Thermal resistance,
junction to ambient
(natural convection)
44.4
61
67
95.7
°C/W
1
Four-layer RθJA
(2s2p)
Thermal resistance,
junction to ambient
(natural convection)
27.0
48
48
48.8
°C/W
2
Singlelayer (1s)
RθJMA
Thermal resistance,
junction to ambient (200
ft./min. air speed)
37.2
51
55
74.4
°C/W
3
Four-layer RθJMA
(2s2p)
Thermal resistance,
junction to ambient (200
ft./min. air speed)
23.7
42
42
44.0
°C/W
3
—
RθJB
Thermal resistance,
junction to board
23.5
34
31
30.3
°C/W
4
—
RθJC
Thermal resistance,
junction to case
17.4
16
16
28.0
°C/W
5
—
ΨJT
Thermal characterization 0.2
parameter, junction to
package top outside
3
3
1.0
°C/W
6
20
NXP Semiconductors
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
General
Board
type
Symbol
Description
121
XFBGA
100
LQFP
64
LQFP
64
MAPB
GA
Unit
Notes
center (natural
convection)
1. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental
Conditions—Natural Convection (Still Air)with the single layer board horizontal. Board meets JESD51-9 specification.
2. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental
Conditions—Natural Convection (Still Air).
3. Determined according to JEDEC Standard JESD51-6, Integrated Circuits Thermal Test Method Environmental
Conditions—Forced Convection (Moving Air) with the board horizontal.
4. Determined according to JEDEC Standard JESD51-8, Integrated Circuit Thermal Test Method Environmental
Conditions—Junction-to-Board.
5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883
Method 1012.1).
6. Thermal characterization parameter indicating the temperature difference between package top and the junction
temperature per JEDEC JESD51-2.
2.4.3 Thermal attributes for 88 QFN
Board type
Symbol
Description
88 QFN
Unit
Notes
Single-layer (1s)
RθJA
Thermal
resistance,
junction to
ambient (natural
convection)
55
°C/W
1, 2
Four-layer (2s2p)
RθJA
Thermal
resistance,
junction to
ambient (natural
convection)
20
°C/W
1, 2
Single-layer (1s)
RθJMA
Thermal
resistance,
junction to
ambient (200 ft./
min. air speed)
50
°C/W
1, 3
Four-layer (2s2p)
RθJMA
Thermal
resistance,
junction to
ambient (200 ft./
min. air speed)
15
°C/W
1,3
—
RθJB
Thermal
resistance,
junction to board
7
°C/W
4
—
RθJC
Thermal
resistance,
junction to case
1
°C/W
5
—
ΨJT
Thermal
characterization
1
°C/W
6
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
21
NXP Semiconductors
Peripheral operating requirements and behaviors
Board type
Symbol
Description
88 QFN
Unit
Notes
parameter,
junction to
package top
outside center
(natural
convection)
1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site
(board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board
thermal resistance.
2. Per JEDEC JESD51-2 with natural convection for horizontally oriented board. Board meets JESD51-9 specification for
1s or 2s2p board, respectively.
3. Per JEDEC JESD51-6 with forced convection for horizontally oriented board. Board meets JESD51-9 specification for 1s
or 2s2p board, respectively.
4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured
on the top surface of the board near the package.
5. Thermal resistance between the die and the solder pad on the bottom of the package. Interface resistance is ignored.
6. Thermal characterization parameter indicating the temperature difference between package top and the junction
temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is
written as Psi-JT.
3 Peripheral operating requirements and behaviors
3.1 Core modules
3.1.1 SWD electricals
Table 13. SWD full voltage range electricals
Symbol
S1
Description
Min.
Max.
Unit
Operating voltage
1.71
3.6
V
0
33
MHz
1/S1
—
ns
15
—
ns
SWD_CLK frequency of operation
• Serial wire debug
S2
SWD_CLK cycle period
S3
SWD_CLK clock pulse width
• Serial wire debug
S4
SWD_CLK rise and fall times
—
3
ns
S9
SWD_DIO input data setup time to SWD_CLK rise
8
—
ns
S10
SWD_DIO input data hold time after SWD_CLK rise
1.4
—
ns
S11
SWD_CLK high to SWD_DIO data valid
—
25
ns
S12
SWD_CLK high to SWD_DIO high-Z
5
—
ns
22
NXP Semiconductors
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
Peripheral operating requirements and behaviors
S2
S3
S3
SWD_CLK (input)
S4
S4
Figure 5. Serial wire clock input timing
SWD_CLK
S9
SWD_DIO
S10
Input data valid
S11
SWD_DIO
Output data valid
S12
SWD_DIO
S11
SWD_DIO
Output data valid
Figure 6. Serial wire data timing
3.1.2 JTAG electricals
Table 14. JTAG limited voltage range electricals
Symbol
J1
Description
Min.
Max.
Unit
Operating voltage
2.7
3.6
V
TCLK frequency of operation
MHz
• Boundary Scan
0
10
• JTAG and CJTAG
0
20
1/J1
—
ns
50
—
ns
J2
TCLK cycle period
J3
TCLK clock pulse width
Table continues on the next page...
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
23
NXP Semiconductors
Peripheral operating requirements and behaviors
Table 14. JTAG limited voltage range electricals (continued)
Symbol
Description
• Boundary Scan
Min.
Max.
Unit
25
—
ns
• JTAG and CJTAG
J4
TCLK rise and fall times
—
3
ns
J5
Boundary scan input data setup time to TCLK rise
20
—
ns
J6
Boundary scan input data hold time after TCLK rise
1
—
ns
J7
TCLK low to boundary scan output data valid
—
25
ns
J8
TCLK low to boundary scan output high-Z
—
25
ns
J9
TMS, TDI input data setup time to TCLK rise
8
—
ns
J10
TMS, TDI input data hold time after TCLK rise
1
—
ns
J11
TCLK low to TDO data valid
—
19
ns
J12
TCLK low to TDO high-Z
—
19
ns
J13
TRST assert time
100
—
ns
J14
TRST setup time (negation) to TCLK high
8
—
ns
Table 15. JTAG full voltage range electricals
Symbol
J1
Description
Min.
Max.
Unit
Operating voltage
1.71
3.6
V
TCLK frequency of operation
MHz
• Boundary Scan
0
10
• JTAG and CJTAG
0
15
1/J1
—
ns
• Boundary Scan
50
—
ns
• JTAG and CJTAG
33
—
ns
J4
TCLK rise and fall times
—
3
ns
J5
Boundary scan input data setup time to TCLK rise
20
—
ns
J6
Boundary scan input data hold time after TCLK rise
1.4
—
ns
J7
TCLK low to boundary scan output data valid
—
27
ns
J8
TCLK low to boundary scan output high-Z
—
27
ns
J9
TMS, TDI input data setup time to TCLK rise
8
—
ns
J10
TMS, TDI input data hold time after TCLK rise
1.4
—
ns
J11
TCLK low to TDO data valid
—
26.2
ns
J12
TCLK low to TDO high-Z
—
26.2
ns
J13
TRST assert time
100
—
ns
J14
TRST setup time (negation) to TCLK high
8
—
ns
J2
TCLK cycle period
J3
TCLK clock pulse width
24
NXP Semiconductors
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
Peripheral operating requirements and behaviors
J2
J3
J3
TCLK (input)
J4
J4
Figure 7. Test clock input timing
TCLK
J5
Data inputs
J6
Input data valid
J7
Data outputs
Output data valid
J8
Data outputs
J7
Data outputs
Output data valid
Figure 8. Boundary scan (JTAG) timing
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
25
NXP Semiconductors
Peripheral operating requirements and behaviors
TCLK
J9
TDI/TMS
J10
Input data valid
J11
TDO
Output data valid
J12
TDO
J11
TDO
Output data valid
Figure 9. Test Access Port timing
TCLK
J14
J13
TRST
Figure 10. TRST timing
3.2 System modules
There are no specifications necessary for the device's system modules.
3.3 Clock modules
26
NXP Semiconductors
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
Peripheral operating requirements and behaviors
3.3.1 MCG specifications
Table 16. MCG specifications
Symbol
Description
Min.
Typ.
Max.
Unit
Notes
fints_ft
Internal reference frequency (slow clock) —
factory trimmed at nominal VDD and 25 °C
—
32.768
—
kHz
Δfints_t
Total deviation of internal reference frequency
(slow clock) over voltage and temperature
—
+0.5/-0.7
±2
%
31.25
—
39.0625
kHz
—
± 0.3
± 0.6
%fdco
1
fints_t
Internal reference frequency (slow clock) —
user trimmed
Δfdco_res_t Resolution of trimmed average DCO output
frequency at fixed voltage and temperature —
using SCTRIM and SCFTRIM
Δfdco_t
Total deviation of trimmed average DCO output
frequency over voltage and temperature
—
+0.5/-0.7
±2
%fdco
1, 2
Δfdco_t
Total deviation of trimmed average DCO output
frequency over fixed voltage and temperature
range of 0–70°C
—
± 0.3
± 1.5
%fdco
1
Internal reference frequency (fast clock) —
factory trimmed at nominal VDD and 25°C
—
4
—
MHz
Frequency deviation of internal reference clock
(fast clock) over temperature and voltage —
factory trimmed at nominal VDD and 25 °C
—
+1/-2
±5
%fintf_ft
Internal reference frequency (fast clock) —
user trimmed at nominal VDD and 25 °C
3
—
5
MHz
fintf_ft
Δfintf_ft
fintf_t
floc_low
Loss of external clock minimum frequency —
RANGE = 00
(3/5) x
fints_t
—
—
kHz
floc_high
Loss of external clock minimum frequency —
RANGE = 01, 10, or 11
(16/5) x
fints_t
—
—
kHz
31.25
—
39.0625
kHz
20
20.97
25
MHz
40
41.94
50
MHz
60
62.91
75
MHz
80
83.89
100
MHz
—
23.99
—
MHz
—
47.97
—
MHz
—
71.99
—
MHz
FLL
ffll_ref
fdco
FLL reference frequency range
DCO output
frequency range
Low range (DRS=00)
3, 4
640 × ffll_ref
Mid range (DRS=01)
1280 × ffll_ref
Mid-high range (DRS=10)
1920 × ffll_ref
High range (DRS=11)
2560 × ffll_ref
fdco_t_DMX3 DCO output
frequency
2
Low range (DRS=00)
5, 6
732 × ffll_ref
Mid range (DRS=01)
1464 × ffll_ref
Mid-high range (DRS=10)
Table continues on the next page...
Kinetis K22F 512KB Flash, Rev. 7.1, 08/2016
27
NXP Semiconductors
Peripheral operating requirements and behaviors
Table 16. MCG specifications (continued)
Symbol
Description
Min.
Typ.
Max.
Unit
—
95.98
—
MHz
Notes
2197 × ffll_ref
High range (DRS=11)
2929 × ffll_ref
Jcyc_fll
FLL period jitter
—
• fVCO = 48 MHz
• fVCO = 98 MHz
tfll_acquire
—
—
180
—
ps
—
150
FLL target frequency acquisition time
—
—
1
ms
48.0
—
120
MHz
—
1060
—
µA
—
600
—
µA
2.0
—
4.0
MHz
—
120
—
ps
—
75
—
ps
—
1350
—
ps
—
600
—
ps
7
PLL
fvco
VCO operating frequency
Ipll
PLL operating current
• PLL @ 96 MHz (fosc_hi_1 = 8 MHz, fpll_ref
= 2 MHz, VDIV multiplier = 48)
Ipll
PLL operating current
• PLL @ 48 MHz (fosc_hi_1 = 8 MHz, fpll_ref
= 2 MHz, VDIV multiplier = 24)
fpll_ref
PLL reference frequency range
Jcyc_pll
PLL period jitter (RMS)
• fvco = 48 MHz
8
8
9
• fvco = 100 MHz
Jacc_pll
PLL accumulated jitter over 1µs (RMS)
• fvco = 48 MHz
9
• fvco = 100 MHz
Dlock
Lock entry frequency tolerance
± 1.49
—
± 2.98
%
Dunl
Lock exit frequency tolerance
± 4.47
—
± 5.97
%
tpll_lock
Lock detector detection time
—
—
150 × 10-6
+ 1075(1/
fpll_ref)
s
10
1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock
mode).
2. 2.0 V