0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
P2040NXN1MMB

P2040NXN1MMB

  • 厂商:

    NXP(恩智浦)

  • 封装:

    -

  • 描述:

    IC MPU Q OR IQ 1.2GHZ 780FCBGA

  • 数据手册
  • 价格&库存
P2040NXN1MMB 数据手册
QorIQ Communications Platforms QorIQ P2040 and P2041 Processors Overview The QorIQ P2040 (up to 1.2 GHz) and higher Virtualization DPAA performance pin-compatible P2041 The QorIQ P2 family includes support for (up to 1.5 GHz) quad-core processors, built on Data Path Acceleration Architecture is a set hardware-assisted virtualization. The 500mc Power Architecture® technology, bring high- of blocks that, together, offloads basic work core supports a hardware hypervisor that is end architectural features pioneered in the P4 from the cores, allowing the cores to perform designed to enable each core to run its own family into the mid-performance P2040 and higher value tasks or to achieve application operating system completely independent P2041 quad-core devices. This helps to enable performance targets at lower frequency, cost of the other core. The hypervisor facilitates customers to scale software up and down the and power. The DPAA consists of: resource sharing and partitioning in a multicore QorIQ portfolio. environment and provides protection in the The architectural commonalities with other event that a core, driven by malicious or QorIQ products include the e500mc core, hardware hypervisor for robust virtualization support, Data Path Acceleration Architecture (DPAA) for offloading packet handling tasks from the core, and the CoreNet switch fabric which eliminates internal bottlenecks. The architectural similarities are complemented • Frame manager, which implements policing, classification and scheduling over Ethernet ports improperly programmed code, tries to access • Queue manager, which performs queuing, memory does not have permission to read or write. It also allows the sharing and partitioning congestion control and workload of various I/Os across the cores and helps distribution and packet ordering ensure that incoming memory mapped • Buffer manager, which assigns packets transactions are written only into appropriate to right-sized buffers to minimize ranges of the memory map. memory consumption by a DPAA application programming interface (API) such that all devices with DPAA are programmed in the same manner. Additionally, all DPAA devices are supported with common GUI-based configuration tools and use case QorIQ P2 Family Comparison Chart P2040 P2041 Frequency range 667–1200 MHz 1200–1500 MHz Cache hierarchy 32 KB I/D + 1 MB CoreNet platform cache 32 KB I/D + 128 KB L2/core + 1 MB CoreNet platform cache 5x Gigabit Ethernet 5x Gigabit Ethernet + XAUI (10 GE) applications, which are simple applications that establish the basic infrastructure of Ethernet connectivity programming the DPAA. Developers can build applications on top of these. With these tools, code written for other DPAA-enabled devices can easily be developed and ported to the QorIQ P2040/P2041 Processors QorIQ P2040/P2041 Communication Processors Block Diagram P2040 processor. The P2040 and P2041 processors are pin compatible, sharing a 23 x 23 mm package. The P2041 is a superset of the P2040. The unique characteristics of each device are outlined to the right. Additional features supported by both devices include up the three PCI Express® ports, two Serial RapidIO® ports, two SATA ports and two Power Architecture® e500mc Core 128 KB Backside L2 Cache (P2041 only) 32 KB D Cache Security Fuse Processor 16-bit eLBC SD/MMC 64-bit DDR3/3L Memory Controller CoreNet Coherency Fabric Security Monitor PAMU PAMU 2x USB 2.0 with PHY eSDHC 1024 KB Frontside CoreNet Platform Cache 32 KB I Cache Serial RapidIO® Mgr. 2x DUART 4x I2C SPI, GPIO USB interfaces. PAMU PAMU Real-Time Debug Frame Manager Security 4.2 Pattern Match Engine 2.1 Queue Mgr. Buffer Mgr. Parse, Classify, Distribute 1GE 1GE 10 GE 1GE (P2041 only) 1GE 1GE DMA DMA SATA SATA 2.0 2.0 PCIe PCIe PCIe 10-Lane 5 GHz SerDes Core Complex (CPU, L2 and Frontside CoreNet Platform Cache) Accelerators and Memory Control Networking Elements Basic Peripherals and Interconnect SRIO SRIO Watchpoint Cross Trigger Perf. CoreNet Monitor Trace Aurora • Security block for implementing crypto algorithms • RapidIO message manager, which allows QorIQ P2040/P2041 Features List Four e500mc cores, built on Power Architecture® technology • 4x e500mc cores (P2040: up to 1.2 GHz; P2041: up to 1.5 GHz) • 32 KB L1-I cache and 32 KB L1-D cache per core • 128 KB L2 cache per core (P2041 only) Memory controller • DDR3/3L up to 1.2 GHz (P2040) and 1.33 GHz (P2041) • 32/64-bit data bus w/ECC High-Speed interconnects • • • • CoreNet switch fabric • 1 MB CoreNet platform cache with ECC • Peripheral access management unit (PAMU) controls external device access to memory space Ethernet • One 10-Gigabit Ethernet (XAUI) controller (P2041 only) • Up to 5x SGMII, 4x 2.5 GB/s SGMII, 2x RGMII • All with classification, hardware queueing, policing, buffer management, checksum offload, QoS, lossless flow control, IEEE® 1588 Data path acceleration • SEC 4.2: Public key accelerator, DES, AES, message digest accelerator, random number generator, ARC4, SNOW 3G F8 and F9, CRC, Kasumi • PME 2.1: Searches for 128 byte text strings in 32 KB patterns in 128 million sessions • RapidIO messaging: Type 9 and 11 Additional peripheral interfaces • SD/MMC • SPI controller • Four I2C controllers • 2x USB 2.0 with PHY • Two dual UARTs • Enhanced local bus controller (eLBC), 16-bit Device • 45 nm SOI process technology • 783-pin FCPBGA package, 23 x 23 mm Type9 and Type11 packets to connect directly with DPAA infrastructure • Pattern matching engine to search for text strings in packets for unified threat management The DPAA achieves near-linear scaling as additional cores are applied to a task. CoreNet Switch Fabric The fabric-based interface provides scalable on-chip, point-to-point connectivity supporting concurrent traffic to and from multiple resources connected to the fabric, eliminating single-point bottlenecks for non-competing resources. This is designed to eliminate bus contention and latency issues associated with scaling shared bus architectures that are common in other multicore approaches. Secure Boot The secure boot feature ensures that the P2040 and P2041 processors only run authenticated code. Through a set of fuses that OEMs can program once but can never be read, secure boot prevents unauthorized parties from reverse engineering code to steal intellectual property, from loading illegitimate code to change system functionality or from extracting sensitive user information that may be stored in the system. Target Applications The P2040 and P2041 processors are targeted at mixed control plane and data plane applications, where in previous generations, separate devices would implement each 10 x 5 GHz SerDes lanes 3 x PCI Express 2.0 controllers 2 x Serial RapidIO 1.3/2.1 controllers 2 x SATA 2.0 at 3 GB/s With over a 2x performance range in a single Software and Tools Support package, the P2040 and P2041 processors • Enea®: Real-time operating system support together allow customers to use bill of materials stuffing options in a single board to develop a range of products at different performance and price points. For instance, the P2040 processor addresses the fixed router and the P2041 processor the modular router. The P2040 may address the LTE channel card while the P2041 addresses the network interface card. Other applications include UTM, aerospace and defense, multi-function printers • Green Hills®: Complete portfolio of software and hardware development tools, trace tools and real-time operating systems • Mentor Graphics®: Commercial-grade Linux® solution • CodeSourcery: GCC and GDB tool chain • P2040 and P2041 reference design board (RDB) and factory automation. function. Typically, one or two cores would implement the control plane, while the remaining cores implement the data plane. The hardware hypervisor facilitates this, with its capability to safely provision flexible core allocations into groups running SMP, one core running alone, separate cores running in parallel or a core running end-user applications. For more information, visit freescale.com/QorIQ Freescale, the Freescale logo and QorIQ are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. CoreNet is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2011, 2013 Freescale Semiconductor, Inc. Document Number: QP2040FS REV 3
P2040NXN1MMB 价格&库存

很抱歉,暂时无法提供与“P2040NXN1MMB”相匹配的价格&库存,您可以联系我们找货

免费人工找货