DATA SHEET
www.onsemi.com
Hex Inverter with Schmitt
Trigger Input
1
74AC14, 74ACT14
SOIC14
CASE 751EF
14
General Description
The 74AC14 and 74ACT14 contain six inverter gates each
with a Schmitt trigger input. They are capable of transforming slowly
changing input signals into sharply defined, jitter−free output signals.
In addition, they have a greater noise margin than conventional
inverters.
The 74AC14 and 74ACT14 have hysteresis between
the positive−going and negative−going input thresholds (typically
1.0 V) which is determined internally by transistor ratios and is
essentially insensitive to temperature and supply voltage variations.
1
TSSOP−14 WB
CASE 948G
14
1
TSSOP−14 WB
CASE 948G−01
14
1
Features
•
•
•
•
SOIC−14 NB
CASE 751A−03
14
ICC Reduced by 50%
Outputs Source/Sink 24 mA
74ACT14 has TTL−Compatible Inputs
These are Pb−Free Devices
MARKING DIAGRAM
14
AC(T)14
AWLYWW
ABSOLUTE MAXIMUM RATINGS
Parameter
Supply Voltage
Symbol
Value
Unit
VCC
−0.5 to +7.0
V
DC Input Diode Current
VI = −0.5 V
VI = VCC + 1.5 V
IIK
DC Input Voltage
VI
DC Output Diode Current
VO = −0.5 V
VO = VCC + 0.5 V
IOK
DC Output Voltage
VO
−0.5 to
VCC + 0.5
V
DC Output Source or Sink Current
IO
±50
mA
ICC or IGND
±50
mA
Storage Temperature
TSTG
−65 to +150
°C
Junction Temperature
TJ
140
°C
DC VCC or Ground Current
per Output Pin
mA
−20
+20
−0.5 to
VCC + 1.5
V
mA
−20
+20
1
AC14, ACT14
A
WL
Y
WW
= Specific Device Code
= Assembly Location
= Wafer Lot
= Year
= Work Week
MARKING DIAGRAM
14
Stresses exceeding those listed in the Maximum Ratings table may damage the
device. If any of these limits are exceeded, device functionality should not be
assumed, damage may occur and reliability may be affected.
AC(T)
14
ALYWG
G
1
AC14, ACT14
A
L
Y
W
G
= Specific Device Code
= Assembly Location
= Wafer Lot
= Year
= Work Week
= Pb−Free Package
(Note: Microdot may be in either location)
ORDERING INFORMATION
See detailed ordering and shipping information on page 2
of this data sheet.
© Semiconductor Components Industries, LLC, 1988
December, 2021 − Rev. 3
1
Publication Order Number:
74AC14/D
74AC14, 74ACT14
ORDERING INFORMATION
Order Number
Package Number
74AC14SC
M14A
74AC14MTC
MTC14
74ACT14SC
M14A
74ACT14MTC
MTC14
NOTE:
Package Description
14−Lead Small Outline Integrated Circuit (SOIC), JEDEC MS−012, 0.150” Narrow
14−Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO−153, 4.4 mm Wide
14−Lead Small Outline Integrated Circuit (SOIC), JEDEC MS−012, 0.150” Narrow
14−Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO−153, 4.4 mm Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
IEEE/IEC
Figure 2. Logic Symbol
Figure 1. Connection Diagram
PIN DESCRIPTION
Pin
Description
An
Inputs
On
Outputs
FUNCTION TABLE
Input
Output
A
O
L
H
H
L
RECOMMENDED OPERATING CONDITIONS
Symbol
VCC
Parameter
Supply Voltage
AC
ACT
Min
Max
2.0
4.5
6.0
5.5
Unit
V
VI
Input Voltage
0
VCC
V
VO
Output Voltage
0
VCC
V
TA
Operating Temperature
−40
+85
°C
Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond
the Recommended Operating Ranges limits may affect device reliability.
www.onsemi.com
2
74AC14, 74ACT14
DC ELECTRICAL CHARACTERISTICS FOR AC
TA = +255C
Symbol
VOH
VOL
IIN
(Note 3)
Vt+
Vt−
VH(MAX)
VH(MIN)
Parameter
Minimum HIGH Level
Output Voltage
Maximum LOW Level
Output Voltage
VCC(V)
3.0
Conditions
IOUT = −50 mA
Typ
TA = −405C to +855C
Guaranteed Limits
2.99
2.9
2.9
4.5
4.49
4.4
4.4
5.5
5.49
5.4
5.4
3.0
IOH = 12 mA
−
2.56
2.46
4.5
IOH = 24 mA
−
3.86
3.76
5.5
IOH = 24 mA (Note 1)
−
4.86
4.76
3.0
IOUT = 50 mA
0.002
0.1
0.1
4.5
0.001
0.1
0.1
5.5
0.001
0.1
0.1
Unit
V
V
3.0
IOL = 12 mA
−
0.36
0.44
4.5
IOL = 24 mA
−
0.36
0.44
5.5
IOL = 24 mA (Note 1)
−
0.36
0.44
Maximum Input
Leakage Current
5.5
VI = VCC, GND
−
±0.1
±1.0
mA
Maximum Positive
Threshold
3.0
TA = Worst Case
−
2.2
2.2
V
4.5
−
3.2
3.2
5.5
−
3.9
3.9
−
0.5
0.5
4.5
−
0.9
0.9
5.5
−
1.1
1.1
Minimum Negative
Threshold
Maximum Hysteresis
Minimum Hysteresis
3.0
3.0
TA = Worst Case
TA = Worst Case
−
1.2
1.2
4.5
−
1.4
1.4
5.5
−
1.6
1.6
−
0.3
0.3
4.5
−
0.4
0.4
5.5
−
0.5
0.5
3.0
TA = Worst Case
V
V
V
IOLD
Minimum Dynamic
5.5
VOLD = 1.65 V Max.
−
−
75
mA
IOHD
Output Current (Note 2)
5.5
VOHD = 3.85 V Min.
−
−
−75
mA
Maximum Quiescent
Supply Current
5.5
VIN = VCC or GND
−
2.0
20.0
mA
ICC
(Note 3)
1. All outputs loaded; thresholds on input associated with output under test.
2. Maximum test duration 2.0 ms, one output loaded at a time.
3. IIN and ICC at 3.0 V are guaranteed to be less than or equal to the respective limit at 5.5 V VCC.
www.onsemi.com
3
74AC14, 74ACT14
DC ELECTRICAL CHARACTERISTICS FOR ACT
TA = +255C
Symbol
VIH
VIL
VOH
VOL
IIN
VH(MAX)
Parameter
VCC(V)
Minimum HIGH Level
Input Voltage
4.5
Maximum LOW Level
Input Voltage
4.5
Minimum HIGH Level
Output Voltage
4.5
Maximum LOW Level
Output Voltage
5.5
5.5
Conditions
1.5
2.0
2.0
1.5
2.0
2.0
VOUT = 0.1 V
or VCC − 0.1 V
1.5
0.8
0.8
1.5
0.8
0.8
IOUT = −50 mA
4.49
4.34
4.4
5.49
5.4
5.4
5.5
4.5
VIN = VIL or VIH,
IOH = −24 mA
−
3.86
3.76
5.5
VIN = VIL or VIH,
IOH = −24 mA (Note 4)
−
4.86
4.76
4.5
IOUT = 50 mA
0.001
0.1
0.1
5.5
Unit
V
V
V
V
0.001
0.1
0.1
4.5
VIN = VIL or VIH,
IOL = 24 mA
−
0.36
0.44
5.5
VIN = VIL or VIH,
IOL = 24 mA (Note 4)
−
0.36
0.44
Maximum Input
Leakage Current
5.5
VI = VCC, GND
−
±0.1
±1.0
mA
Maximum Hysteresis
4.5
TA = Worst Case
−
1.4
1.4
V
−
1.6
1.6
−
0.4
0.4
−
0.5
0.5
−
2.0
2.0
−
2.0
2.0
−
0.8
0.8
−
0.8
0.8
0.6
−
1.5
mA
Minimum Hysteresis
4.5
TA = Worst Case
5.5
Vt+
TA = −405C to +855C
Guaranteed Limits
VOUT = 0.1 V
or VCC − 0.1 V
5.5
VH(MIN)
Typ
Maximum Positive
Threshold
4.5
Minimum Negative
Threshold
4.5
ICCT
Maximum ICC/Input
5.5
VI = VCC − 2.1 V
IOLD
Minimum Dynamic
Output Current (Note 5)
5.5
VOLD = 1.65 V Max.
−
−
75
mA
5.5
VOHD = 3.85 V Min.
−
−
−75
mA
Maximum Quiescent
Supply Current
5.5
VIN = VCC or GND
−
2.0
20.0
mA
Vt−
IOHD
ICC
TA = Worst Case
V
5.5
TA = Worst Case
5.5
4. All outputs loaded; thresholds on input associated with output under test.
5. Maximum test duration 2.0 ms, one output loaded at a time.
www.onsemi.com
4
V
V
74AC14, 74ACT14
AC ELECTRICAL CHARACTERISTICS FOR AC
TA = +25°C, CL = 50 pF
Symbol
tPLH
tPHL
Parameter
TA = −40°C to +85°C, CL = 50 pF
VCC(V) (Note 6)
Min
Typ
Max
Min
Max
Unit
3.3
1.5
9.5
13.5
1.5
15.0
ns
5.0
1.5
7.0
10.0
1.5
11.0
3.3
1.5
7.5
11.5
1.5
13.0
5.0
1.5
6.0
8.5
1.5
9.5
Propagation Delay
Propagation Delay
ns
6. Voltage range 3.3 is 3.3 V + 0.3 V. Voltage range 5.0 is 5.0 V + 0.5 V.
AC ELECTRICAL CHARACTERISTICS FOR ACT
TA = +25°C, CL = 50 pF
Symbol
Parameter
TA = −40°C to +85°C, CL = 50 pF
VCC(V) (Note 7)
Min
Typ
Max
Min
Max
Unit
tPLH
Propagation Delay
5.0
3.0
8.0
10.0
3.0
11.0
ns
tPLH
Propagation Delay
5.0
3.0
8.0
10.0
3.0
11.0
ns
7. Voltage range 5.0 is 5.0 V + 0.5 V.
CAPACITANCE
Symbol
Parameter
Conditions
CIN
Input Capacitance
VCC = OPEN
CPD
Power Dissipation Capacitance
AC
ACT
VCC = 5.0 V
www.onsemi.com
5
Typ
Unit
4.5
pF
25.0
80
pF
MECHANICAL CASE OUTLINE
PACKAGE DIMENSIONS
SOIC−14 NB
CASE 751A−03
ISSUE L
14
1
SCALE 1:1
D
DATE 03 FEB 2016
A
B
14
8
A3
E
H
L
1
0.25
B
M
DETAIL A
7
13X
M
b
0.25
M
C A
S
B
S
0.10
X 45 _
M
A1
e
DETAIL A
h
A
C
SEATING
PLANE
DIM
A
A1
A3
b
D
E
e
H
h
L
M
MILLIMETERS
MIN
MAX
1.35
1.75
0.10
0.25
0.19
0.25
0.35
0.49
8.55
8.75
3.80
4.00
1.27 BSC
5.80
6.20
0.25
0.50
0.40
1.25
0_
7_
INCHES
MIN
MAX
0.054 0.068
0.004 0.010
0.008 0.010
0.014 0.019
0.337 0.344
0.150 0.157
0.050 BSC
0.228 0.244
0.010 0.019
0.016 0.049
0_
7_
GENERIC
MARKING DIAGRAM*
SOLDERING FOOTPRINT*
6.50
NOTES:
1. DIMENSIONING AND TOLERANCING PER
ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSION b DOES NOT INCLUDE DAMBAR
PROTRUSION. ALLOWABLE PROTRUSION
SHALL BE 0.13 TOTAL IN EXCESS OF AT
MAXIMUM MATERIAL CONDITION.
4. DIMENSIONS D AND E DO NOT INCLUDE
MOLD PROTRUSIONS.
5. MAXIMUM MOLD PROTRUSION 0.15 PER
SIDE.
14
14X
1.18
XXXXXXXXXG
AWLYWW
1
1
1.27
PITCH
XXXXX
A
WL
Y
WW
G
= Specific Device Code
= Assembly Location
= Wafer Lot
= Year
= Work Week
= Pb−Free Package
*This information is generic. Please refer to
device data sheet for actual part marking.
Pb−Free indicator, “G” or microdot “G”, may
or may not be present. Some products may
not follow the Generic Marking.
14X
0.58
DIMENSIONS: MILLIMETERS
*For additional information on our Pb−Free strategy and soldering
details, please download the ON Semiconductor Soldering and
Mounting Techniques Reference Manual, SOLDERRM/D.
STYLES ON PAGE 2
DOCUMENT NUMBER:
DESCRIPTION:
98ASB42565B
SOIC−14 NB
Electronic versions are uncontrolled except when accessed directly from the Document Repository.
Printed versions are uncontrolled except when stamped “CONTROLLED COPY” in red.
PAGE 1 OF 2
onsemi and
are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves
the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular
purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation
special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.
© Semiconductor Components Industries, LLC, 2019
www.onsemi.com
SOIC−14
CASE 751A−03
ISSUE L
DATE 03 FEB 2016
STYLE 1:
PIN 1. COMMON CATHODE
2. ANODE/CATHODE
3. ANODE/CATHODE
4. NO CONNECTION
5. ANODE/CATHODE
6. NO CONNECTION
7. ANODE/CATHODE
8. ANODE/CATHODE
9. ANODE/CATHODE
10. NO CONNECTION
11. ANODE/CATHODE
12. ANODE/CATHODE
13. NO CONNECTION
14. COMMON ANODE
STYLE 2:
CANCELLED
STYLE 3:
PIN 1. NO CONNECTION
2. ANODE
3. ANODE
4. NO CONNECTION
5. ANODE
6. NO CONNECTION
7. ANODE
8. ANODE
9. ANODE
10. NO CONNECTION
11. ANODE
12. ANODE
13. NO CONNECTION
14. COMMON CATHODE
STYLE 4:
PIN 1. NO CONNECTION
2. CATHODE
3. CATHODE
4. NO CONNECTION
5. CATHODE
6. NO CONNECTION
7. CATHODE
8. CATHODE
9. CATHODE
10. NO CONNECTION
11. CATHODE
12. CATHODE
13. NO CONNECTION
14. COMMON ANODE
STYLE 5:
PIN 1. COMMON CATHODE
2. ANODE/CATHODE
3. ANODE/CATHODE
4. ANODE/CATHODE
5. ANODE/CATHODE
6. NO CONNECTION
7. COMMON ANODE
8. COMMON CATHODE
9. ANODE/CATHODE
10. ANODE/CATHODE
11. ANODE/CATHODE
12. ANODE/CATHODE
13. NO CONNECTION
14. COMMON ANODE
STYLE 6:
PIN 1. CATHODE
2. CATHODE
3. CATHODE
4. CATHODE
5. CATHODE
6. CATHODE
7. CATHODE
8. ANODE
9. ANODE
10. ANODE
11. ANODE
12. ANODE
13. ANODE
14. ANODE
STYLE 7:
PIN 1. ANODE/CATHODE
2. COMMON ANODE
3. COMMON CATHODE
4. ANODE/CATHODE
5. ANODE/CATHODE
6. ANODE/CATHODE
7. ANODE/CATHODE
8. ANODE/CATHODE
9. ANODE/CATHODE
10. ANODE/CATHODE
11. COMMON CATHODE
12. COMMON ANODE
13. ANODE/CATHODE
14. ANODE/CATHODE
STYLE 8:
PIN 1. COMMON CATHODE
2. ANODE/CATHODE
3. ANODE/CATHODE
4. NO CONNECTION
5. ANODE/CATHODE
6. ANODE/CATHODE
7. COMMON ANODE
8. COMMON ANODE
9. ANODE/CATHODE
10. ANODE/CATHODE
11. NO CONNECTION
12. ANODE/CATHODE
13. ANODE/CATHODE
14. COMMON CATHODE
DOCUMENT NUMBER:
DESCRIPTION:
98ASB42565B
SOIC−14 NB
Electronic versions are uncontrolled except when accessed directly from the Document Repository.
Printed versions are uncontrolled except when stamped “CONTROLLED COPY” in red.
PAGE 2 OF 2
onsemi and
are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves
the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular
purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation
special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.
© Semiconductor Components Industries, LLC, 2019
www.onsemi.com
MECHANICAL CASE OUTLINE
PACKAGE DIMENSIONS
SOIC14
CASE 751EF
ISSUE O
DOCUMENT NUMBER:
DESCRIPTION:
98AON13739G
SOIC14
DATE 30 SEP 2016
Electronic versions are uncontrolled except when accessed directly from the Document Repository.
Printed versions are uncontrolled except when stamped “CONTROLLED COPY” in red.
PAGE 1 OF 1
ON Semiconductor and
are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.
ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding
the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically
disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the
rights of others.
© Semiconductor Components Industries, LLC, 2019
www.onsemi.com
MECHANICAL CASE OUTLINE
PACKAGE DIMENSIONS
TSSOP−14 WB
CASE 948G
ISSUE C
14
DATE 17 FEB 2016
1
SCALE 2:1
14X K REF
0.10 (0.004)
0.15 (0.006) T U
M
T U
V
S
S
S
N
2X
14
L/2
0.25 (0.010)
8
M
B
−U−
L
PIN 1
IDENT.
N
F
7
1
0.15 (0.006) T U
NOTES:
1. DIMENSIONING AND TOLERANCING PER
ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A DOES NOT INCLUDE MOLD
FLASH, PROTRUSIONS OR GATE BURRS.
MOLD FLASH OR GATE BURRS SHALL NOT
EXCEED 0.15 (0.006) PER SIDE.
4. DIMENSION B DOES NOT INCLUDE
INTERLEAD FLASH OR PROTRUSION.
INTERLEAD FLASH OR PROTRUSION SHALL
NOT EXCEED 0.25 (0.010) PER SIDE.
5. DIMENSION K DOES NOT INCLUDE DAMBAR
PROTRUSION. ALLOWABLE DAMBAR
PROTRUSION SHALL BE 0.08 (0.003) TOTAL
IN EXCESS OF THE K DIMENSION AT
MAXIMUM MATERIAL CONDITION.
6. TERMINAL NUMBERS ARE SHOWN FOR
REFERENCE ONLY.
7. DIMENSION A AND B ARE TO BE
DETERMINED AT DATUM PLANE −W−.
S
DETAIL E
K
A
−V−
K1
J J1
ÉÉÉ
ÇÇÇ
ÇÇÇ
ÉÉÉ
SECTION N−N
−W−
C
0.10 (0.004)
−T− SEATING
PLANE
H
G
D
DETAIL E
DIM
A
B
C
D
F
G
H
J
J1
K
K1
L
M
MILLIMETERS
INCHES
MIN
MAX
MIN MAX
4.90
5.10 0.193 0.200
4.30
4.50 0.169 0.177
−−−
1.20
−−− 0.047
0.05
0.15 0.002 0.006
0.50
0.75 0.020 0.030
0.65 BSC
0.026 BSC
0.50
0.60 0.020 0.024
0.09
0.20 0.004 0.008
0.09
0.16 0.004 0.006
0.19
0.30 0.007 0.012
0.19
0.25 0.007 0.010
6.40 BSC
0.252 BSC
0_
8_
0_
8_
GENERIC
MARKING DIAGRAM*
14
SOLDERING FOOTPRINT
XXXX
XXXX
ALYWG
G
7.06
1
1
0.65
PITCH
14X
0.36
14X
1.26
DIMENSIONS: MILLIMETERS
DOCUMENT NUMBER:
98ASH70246A
DESCRIPTION:
TSSOP−14 WB
A
L
Y
W
G
= Assembly Location
= Wafer Lot
= Year
= Work Week
= Pb−Free Package
(Note: Microdot may be in either location)
*This information is generic. Please refer to
device data sheet for actual part marking.
Pb−Free indicator, “G” or microdot “G”, may
or may not be present. Some products may
not follow the Generic Marking.
Electronic versions are uncontrolled except when accessed directly from the Document Repository.
Printed versions are uncontrolled except when stamped “CONTROLLED COPY” in red.
PAGE 1 OF 1
onsemi and
are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves
the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular
purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation
special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.
© Semiconductor Components Industries, LLC, 2019
www.onsemi.com
MECHANICAL CASE OUTLINE
PACKAGE DIMENSIONS
TSSOP−14 WB
CASE 948G
ISSUE C
14
DATE 17 FEB 2016
1
SCALE 2:1
14X K REF
0.10 (0.004)
0.15 (0.006) T U
M
T U
V
S
S
S
N
2X
14
L/2
0.25 (0.010)
8
M
B
−U−
L
PIN 1
IDENT.
N
F
7
1
0.15 (0.006) T U
NOTES:
1. DIMENSIONING AND TOLERANCING PER
ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A DOES NOT INCLUDE MOLD
FLASH, PROTRUSIONS OR GATE BURRS.
MOLD FLASH OR GATE BURRS SHALL NOT
EXCEED 0.15 (0.006) PER SIDE.
4. DIMENSION B DOES NOT INCLUDE
INTERLEAD FLASH OR PROTRUSION.
INTERLEAD FLASH OR PROTRUSION SHALL
NOT EXCEED 0.25 (0.010) PER SIDE.
5. DIMENSION K DOES NOT INCLUDE DAMBAR
PROTRUSION. ALLOWABLE DAMBAR
PROTRUSION SHALL BE 0.08 (0.003) TOTAL
IN EXCESS OF THE K DIMENSION AT
MAXIMUM MATERIAL CONDITION.
6. TERMINAL NUMBERS ARE SHOWN FOR
REFERENCE ONLY.
7. DIMENSION A AND B ARE TO BE
DETERMINED AT DATUM PLANE −W−.
S
DETAIL E
K
A
−V−
K1
J J1
ÉÉÉ
ÇÇÇ
ÇÇÇ
ÉÉÉ
SECTION N−N
−W−
C
0.10 (0.004)
−T− SEATING
PLANE
H
G
D
DETAIL E
DIM
A
B
C
D
F
G
H
J
J1
K
K1
L
M
MILLIMETERS
INCHES
MIN
MAX
MIN MAX
4.90
5.10 0.193 0.200
4.30
4.50 0.169 0.177
−−−
1.20
−−− 0.047
0.05
0.15 0.002 0.006
0.50
0.75 0.020 0.030
0.65 BSC
0.026 BSC
0.50
0.60 0.020 0.024
0.09
0.20 0.004 0.008
0.09
0.16 0.004 0.006
0.19
0.30 0.007 0.012
0.19
0.25 0.007 0.010
6.40 BSC
0.252 BSC
0_
8_
0_
8_
GENERIC
MARKING DIAGRAM*
14
SOLDERING FOOTPRINT
XXXX
XXXX
ALYWG
G
7.06
1
1
0.65
PITCH
14X
0.36
14X
1.26
DIMENSIONS: MILLIMETERS
DOCUMENT NUMBER:
98ASH70246A
DESCRIPTION:
TSSOP−14 WB
A
L
Y
W
G
= Assembly Location
= Wafer Lot
= Year
= Work Week
= Pb−Free Package
(Note: Microdot may be in either location)
*This information is generic. Please refer to
device data sheet for actual part marking.
Pb−Free indicator, “G” or microdot “G”, may
or may not be present. Some products may
not follow the Generic Marking.
Electronic versions are uncontrolled except when accessed directly from the Document Repository.
Printed versions are uncontrolled except when stamped “CONTROLLED COPY” in red.
PAGE 1 OF 1
onsemi and
are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves
the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular
purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation
special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.
© Semiconductor Components Industries, LLC, 2019
www.onsemi.com
onsemi,
, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba “onsemi” or its affiliates
and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property.
A listing of onsemi’s product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent−Marking.pdf. onsemi reserves the right to make changes at any time to any
products or information herein, without notice. The information herein is provided “as−is” and onsemi makes no warranty, representation or guarantee regarding the accuracy of the
information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use
of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products
and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information
provided by onsemi. “Typical” parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may
vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. onsemi does not convey any license
under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems
or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should
Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates,
and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death
associated with such unintended or unauthorized use, even if such claim alleges that onsemi was negligent regarding the design or manufacture of the part. onsemi is an Equal
Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com
onsemi Website: www.onsemi.com
◊
TECHNICAL SUPPORT
North American Technical Support:
Voice Mail: 1 800−282−9855 Toll Free USA/Canada
Phone: 011 421 33 790 2910
Europe, Middle East and Africa Technical Support:
Phone: 00421 33 790 2910
For additional information, please contact your local Sales Representative