0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
74ALVC132MX

74ALVC132MX

  • 厂商:

    ONSEMI(安森美)

  • 封装:

    SOIC14

  • 描述:

    IC GATE NAND 4CH 2-INP 14SOIC

  • 数据手册
  • 价格&库存
74ALVC132MX 数据手册
Revised February 2005 74ALVC132 Low Voltage Quad 2-Input NAND Gate with Schmitt Trigger Inputs and 3.6V Tolerant Inputs and Outputs General Description Features The ALVC132 contains four 2-input NAND gates with Schmitt Trigger Inputs. The pin configuration and function are the same as the ALVC00 except the inputs have hysteresis between the positive-going and negative-going input thresholds. This hysteresis is useful for transforming slowly switching input signals into sharply defined, jitterfree output signals. This product should be used where noise margin greater than that of conventional gates is required. The ALVC132 is designed for low voltage (1.65V to 3.6V) VCC applications with I/O compatibility up to 3.6V. ■ 1.65V to 3.6V VCC supply operation This product is fabricated with an advanced CMOS technology to achieve high-speed operation while maintaining low CMOS power dissipation. ■ Latchup conforms to JEDEC JED78 ■ 3.6V tolerant inputs and outputs ■ tPD 3.8 ns max for 3.0V to 3.6V VCC 4.6 ns max for 2.3V to 2.7V VCC 8.2 ns max for 1.65V to 1.95V VCC ■ Power-off high impedance inputs and outputs ■ Uses patented Quiet Series¥ noise/EMI reduction circuitry ■ ESD performance: Human body model ! 2000V Machine model ! 250V Ordering Code: Order Number Package Number 74ALVC132M M14A 74ALVC132MTC MTC14 Package Description 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Devices also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code. Logic Diagram Connection Diagram Pin Descriptions Pin Name Description An, Bn Inputs On Outputs Quiet Series¥ is a trademark of Fairchild Semiconductor Corporation. © 2005 Fairchild Semiconductor Corporation DS500720 www.fairchildsemi.com 74ALVC132 Low Voltage Quad 2-Input NAND Gate with Schmitt Trigger Inputs and 3.6V Tolerant Inputs and Outputs December 2001 74ALVC132 Absolute Maximum Ratings(Note 1) Supply Voltage (VCC) DC Input Voltage (VI) Output Voltage (VO) (Note 2) Recommended Operating Conditions (Note 3) 0.5V to 4.6V 0.5V to 4.6V 0.5V to VCC 0.5V Power Supply Operating DC Input Diode Current (IIK) VI  0V 0V to VCC 50 mA Output Voltage (VO) 0V to VCC 50 mA Minimum Input Edge Rate ('t/'V) DC Output Diode Current (IOK) Free Air Operating Temperature (TA) VO  0V DC Output Source/Sink Current VIN r50 mA (IOH/IOL) Supply Pin (I CC or GND) 0.8V to 2.0V, VCC 40qC to 85qC 3.0V 10 ns/V Note 1: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The “Recommended Operating Conditions” table will define the conditions for actual device operation. DC VCC or GND Current per Storage Temperature Range (TSTG) 1.65V to 3.6V Input Voltage (VI) r100 mA 65qC to 150qC Note 2: IO Absolute Maximum Rating must be observed. Note 3: Floating or unused inputs must be held HIGH or LOW. DC Electrical Characteristics Symbol Vt Parameter VCC Conditions (V) Positive Threshold Min 1.65 1.3 2.3 1.6 3.0 2.0 3.6 Vt VH VOH VOL Negative Threshold Input Hysteresis HIGH Level Output Voltage LOW Level Output Voltage 0.25 2.3 0.5 3.0 0.7 3.6 0.8 0.2 0.9 2.3 0.3 1.0 3.0 0.3 1.2 1.2 0.3 VCC - 0.2 4 mA 1.65 1.2 6 mA 2.3 2 12 mA 2.3 1.7 2.7 2.2 IOH IOH IOH V V 1.65 3.6 100 PA Units 2.2 1.65 1.65 - 3.6 IOH Max V V 3.0 2.4 IOH 24 mA 3.0 2 IOL 100 PA 1.65 - 3.6 0.2 IOL 4 mA 1.65 0.45 IOL 6 mA 2.3 0.4 IOL 12mA 2.3 0.7 IOL 24 mA 2.7 0.4 3 0.55 V II Input Leakage Current 0 d VI d 3.6V 3.6 r5.0 PA IOZ 3-STATE Output Leakage 0 d VO d 3.6V 3.6 r10 PA ICC Quiescent Supply Current VI 3.6 40 PA 'ICC Increase in ICC per Input VIH 3 -3.6 750 PA www.fairchildsemi.com VCC or GND, IO VCC  0.6V 2 0 TA Symbol CL Parameter V CC tPHL, tPLH Propagation Delay Bus to Bus 40qC to 85qC, RL 500: 50 pF 3.3V r 0.3V V CC 2.7V V CC CL 30 pF 2.5V r 0.2V V CC 1.8V r 0.15V Min Max Min Max Min Max Min Max 1.1 3.8 1.3 4.6 0.8 4.1 1.0 8.2 Units ns Capacitance Symbol Parameter TA Conditions 25qC VCC Typical Units CIN Input Capacitance VI 0V or VCC 3.3 6 pF COUT Output Capacitance VI 0V or VCC 3.3 7 pF CPD Power Dissipation Capacitance 3.3 20 2.5 20 Outputs Enabled f 10 MHz, CL 50 pF AC Loading and Waveforms pF TABLE 1. Values for Figure 1 TEST SWITCH tPLH, tPHL Open FIGURE 1. AC Test Circuit TABLE 2. Variable Matrix (Input Characteristics: f 1MHz; tr tf 2ns; Z0 Symbol 50:) VCC 3.3V r 0.3V 2.7V 2.5V r 0.2V 1.8V r 0.15V Vmi 1.5V 1.5V VCC /2 VCC/2 Vmo 1.5V 1.5V VCC /2 VCC/2 FIGURE 2. Waveform for Inverting and Non-inverting Functions 3 www.fairchildsemi.com 74ALVC132 AC Electrical Characteristics 74ALVC132 Physical Dimensions inches (millimeters) unless otherwise noted 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M14A www.fairchildsemi.com 4 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC14 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. www.fairchildsemi.com 5 www.fairchildsemi.com 74ALVC132 Low Voltage Quad 2-Input NAND Gate with Schmitt Trigger Inputs and 3.6V Tolerant Inputs and Outputs Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
74ALVC132MX 价格&库存

很抱歉,暂时无法提供与“74ALVC132MX”相匹配的价格&库存,您可以联系我们找货

免费人工找货