0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
DM74AS74SJX

DM74AS74SJX

  • 厂商:

    ONSEMI(安森美)

  • 封装:

    SOIC14

  • 描述:

    IC FF D-TYPE DUAL 1BIT 14SOP

  • 详情介绍
  • 数据手册
  • 价格&库存
DM74AS74SJX 数据手册
Revised March 2000 DM74AS74 Dual D-Type Positive-Edge-Triggered Flip-Flop with Preset and Clear General Description Features The AS74 is a dual edge-triggered flip-flops. Each flip-flop has individual D, clock, clear and preset inputs, and also complementary Q and Q outputs. ■ Switching specifications at 50 pF Information at input D is transferred to the Q output on the positive going edge of the clock pulse. Clock triggering occurs at a voltage level of the clock pulse and is not directly related to the transition time of the positive going pulse. When the clock input is at either the HIGH or LOW level, the D input signal has no effect. ■ Advanced oxide-isolated, ion-implanted Schottky TTL process Asynchronous preset and clear inputs will set or clear Q output respectively upon the application of LOW level signal. ■ Switching specifications guaranteed over full temperature and VCC range ■ Functionally and pin-for-pin compatible with Schottky and LS TTL counterpart ■ Improved AC performance over S74 at approximately half the power Ordering Code: Order Number Package Number Package Description DM74AS74M M14A 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow DM74AS74SJX M14D 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide DM74AS74N N14A 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code. Connection Diagram Function Table Inputs PR CLR CLK Outputs D Q Q L H X X H L H L X X L H H (Note 1) L L X X H (Note 1) H H ↑ H H L H H ↑ L L H H H L X Q0 Q0 L = LOW State H = HIGH State X = Don't Care ↑ = Positive Edge Transition Q0 = Previous Condition of Q Note 1: This condition is nonstable; it will not persist when preset and clear inputs return to their inactive (HIGH) level. The output levels in this condition are not guaranteed to meet the VOH specification. © 2000 Fairchild Semiconductor Corporation DS006282 www.fairchildsemi.com DM74AS74 Dual D-Type Positive-Edge-Triggered Flip-Flop with Preset and Clear April 1984 DM74AS74 Logic Diagram www.fairchildsemi.com 2 Supply Voltage 7V Input Voltage 7V Note 2: The “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The “Recommended Operating Conditions” table will define the conditions for actual device operation. 0°C to +70°C Operating Free Air Temperature Range −65°C to +150°C Storage Temperature Range Typical θJA N Package 76.0°C/W M Package 107.0°C/W Recommended Operating Conditions Symbol Parameter Min Nom Max 4.5 5 5.5 Units VCC Supply Voltage VIH HIGH Level Input Voltage VIL LOW Level Input Voltage 0.8 V IOH HIGH Level Output Current −2 mA IOL LOW Level Output Current fCLK Clock Frequency tW(CLK) Width of Clock Pulse V 2 V 0 20 mA 105 MHz HIGH 4 LOW 5.5 ns 4 ns tW Pulse Width Preset & Clear LOW ns tSU Data Setup Time (Note 3) 4.5↑ ns tSU PRE or CLR Setup-Time (Note 3) 2↑ ns tH Data Hold Time (Note 3) 0↑ TA Free Air Operating Temperature ns 0 °C 70 Note 3: The (↑) arrow indicates the positive edge of the Clock is used for reference. Electrical Characteristics over recommended operating free air temperature range. All typical values are measured at VCC = 5V, TA = 25°C. Symbol Parameter Conditions VIK Input Clamp Voltage VCC = 4.5V, II = −18 mA VOH HIGH Level VCC = 4.5V to 5.5V, Output Voltage IOH = −2 mA VOL LOW Level VCC = 4.5V, VIH = Max, IOL = 20 mA Input Current @ Max Input Voltage VCC = 5.5V, VIH = 7V IIH HIGH Level Input Current Typ Max Units −1.2 V VCC − 2 Output Voltage II Min V 0.35 0.5 V 0.1 mA VCC = 5.5V, Clock, D 20 µA VIH = 2.7V Preset, Clear 40 µA VCC = 5.5V, Clock, D −0.5 mA VIL = 0.4V Preset, Clear IIL LOW Level Input Current IO Output Drive Current VCC = 5.5V, VO = 2.25V ICC Supply Current VCC = 5.5V −30 10.5 3 −1.8 mA −112 mA 16 mA www.fairchildsemi.com DM74AS74 Absolute Maximum Ratings(Note 2) DM74AS74 Switching Characteristics over recommended operating free air temperature range Symbol Parameter Conditions From fMAX Maximum Clock Frequency VCC = 4.5V to 5.5V tPLH Propagation Delay Time RL = 500Ω LOW-to-HIGH Level Output CL = 50 pF tPHL Propagation Delay Time Preset HIGH-to-LOW Level Output or Clear Propagation Delay Time Clock tPLH Preset or Clear Q or Q Q or Q Q or Q Propagation Delay Time Clock HIGH-to-LOW Level Output www.fairchildsemi.com Min Max 105 LOW-to-HIGH Level Output tPHL To Q or Q 4 Units MHz 3 7.5 ns 3.5 10.5 ns 3.5 8 ns 4.5 9 ns DM74AS74 Physical Dimensions inches (millimeters) unless otherwise noted 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow Package Number M14A 5 www.fairchildsemi.com DM74AS74 Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M14D www.fairchildsemi.com 6 DM74AS74 Dual D-Type Positive-Edge-Triggered Flip-Flop with Preset and Clear Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N14A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. www.fairchildsemi.com 7 www.fairchildsemi.com
DM74AS74SJX
物料型号:DM74AS74 器件简介:双D型正边沿触发的触发器,具有预置和清除功能。

引脚分配: - 14脚SOIC封装:M14A - 14脚SOP封装:M14D - 14脚PDIP封装:N14A 参数特性: - 工作电压范围:4.5V至5.5V - 高电平输入电压:2V - 低电平输入电压:0.8V - 高电平输出电流:-2mA - 低电平输出电流:20mA - 时钟频率:0至105MHz - 时钟脉冲宽度:高电平4ns,低电平5.5ns - 预置和清除低电平脉冲宽度:4ns - 数据设置时间:4.5ns - 预置或清除设置时间:2.1ns - 数据保持时间:0.1ns 功能详解:在时钟脉冲的正边沿,输入D的信息被传送到Q输出。

预置和清除输入是异步的,可以在低电平信号作用下分别设置或清除Q输出。

应用信息:该器件适用于需要数据存储和翻转功能的数字电路。

封装信息:提供14脚SOIC、SOP和PDIP封装。


以上信息摘自Fairchild Semiconductor的DM74AS74数据手册。
DM74AS74SJX 价格&库存

很抱歉,暂时无法提供与“DM74AS74SJX”相匹配的价格&库存,您可以联系我们找货

免费人工找货