NBC12429, NBC12429A 3.3V/5V Programmable PLL Synthesized Clock Generator
25 MHz to 400 MHz
Description http://onsemi.com MARKING DIAGRAMS
1 28
The NBC12429 and NBC12429A are general purpose, Phase-Lock-Loop (PLL) based synthesized clock sources. The VCO will operate over a frequency range of 200 MHz to 400 MHz. The VCO frequency is sent to the N-output divider, where it can be configured to provide division ratios of 1, 2, 4, or 8. The VCO and output frequency can be programmed using the parallel or serial interfaces to the configuration logic. Output frequency steps of 125 kHz, 250 kHz, 500 kHz, or 1.0 MHz can be achieved using a 16 MHz crystal, depending on the output dividers. The PLL loop filter is fully integrated and does not require any external components.
Features
NBC12429xG PLCC-28 FN SUFFIX CASE 776 AWLYYWW
• • • • • • • • •
Best- -Class Output Jitter Performance, ±20 ps Peak- -Peak -in-to25 MHz to 400 MHz Programmable Differential PECL Outputs Fully Integrated Phase-Lock-Loop with Internal Loop Filter
LQFP-32 FA SUFFIX CASE 873A
NBC12 429x AWLYYWWG
Parallel Interface for Programming Counter and Output Dividers During Powerup • Minimal Frequency Overshoot Serial 3-Wire Programming Interface Crystal Oscillator Interface Operating Range: VCC = 3.135 V to 5.25 V CMOS and TTL Compatible Control Inputs
1
1
32
QFN32 MN SUFFIX CASE 488AM
NBC12 429x AWLYYWWG G
Pin and Function Compatible with Motorola MC12429 and MPC9229 • 0°C to 70°C Ambient Operating Temperature (NBC12429)
• --40°C to 85°C Ambient Operating Temperature (NBC12429A) • Pb--Free Packages are Available
x = Blank or A A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or G = Pb--Free Package (Note: Microdot may be in either location)
ORDERING INFORMATION
See detailed ordering and shipping information in the package dimensions section on page 17 of this data sheet.
© Semiconductor Components Industries, LLC, 2007
February, 2007 - Rev. 10 -
1
Publication Order Number: NBC12429/D
NBC12429, NBC12429A
+3.3 or 5.0 V 1 PLL_VCC PHASE DETECTOR VCO XTAL1 OSC 5 XTAL2 9--BIT ÷ M COUNTER 200--400 MHz ÷N (1, 2, 4, 8) VCC
÷ 16 4 10--20 MHz
1 MHz FREF with 16 MHz Crystal
+3.3 or 5.0 V 21, 25 24 23 FOUT FOUT
20 OE S_LOAD P_LOAD 6 28 7 0 S_DATA S_CLOCK 27 26 1 0 2--BIT SR 1 3--BIT SR LATCH LATCH LATCH
TEST
9--BIT SR
8
16 9 M[8:0]
17, 18 2 N[1:0]
22, 19
Figure 1. Block Diagram (PLCC-28) Table 1. Output Division
N[1:0] 00 01 10 11 Output Division 1 2 4 8
Table 2. XTAL_SEL and OE
Input OE 0 Outputs Disabled 1 Outputs Enabled
http://onsemi.com
2
NBC12429, NBC12429A
TEST
20
FOUT
FOUT
GND
25
24
23
22
21
S_CLOCK S_DATA S_LOAD PLL_VCC NC NC XTAL1
GND
19 18 17 16 15 14 13 12
VCC
VCC
26 27 28 1 2 3 4 5 6 7 8 9 10 11
N[1] N[0] M[8] M[7] M[6] M[5] M[4]
P_LOAD
XTAL2
M[0]
M[1]
M[2]
Figure 2. PLCC-28 (Top View)
TEST
FOUT
FOUT
GND
GND
M[3]
OE
TEST
26
VCC
VCC
VCC
FOUT
FOUT
GND
32
31
30
29
28
27
26
25 24 23 22 21 20 19 18 17
S_CLOCK S_DATA S_LOAD PLL_VCC PLL_VCC N/C N/C XTAL1
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
N/C N[1] N[0] M[8] M[7] M[6] M[5] M[4] S_CLOCK S_DATA S_LOAD PLL_VCC PLL_VCC N/C N/C XTAL1
1 2 3 4 5 6 7 8
32
31
30
29
28
27
GND
25 24 23 22 21 20 19 18 17
VCC
VCC
VCC
N/C N[1] N[0] M[8] M[7] M[6] M[5] M[4]
9
10
11
12
13
14
15
16
XTAL2
M[0]
M[1]
M[2]
P_LOAD
Exposed Pad (EP)
Figure 4. 32-Lead QFN (Top View)
Figure 3. LQFP-32 (Top View)
http://onsemi.com
3
P_LOAD
XTAL2
M[0]
M[1]
M[2]
M[3]
N/C
OE
M[3]
N/C
OE
NBC12429, NBC12429A
The following gives a brief description of the functionality of the NBC12429 and NBC12429A Inputs and Outputs. Unless explicitly stated, all inputs are CMOS/TTL compatible with either pullup or pulldown resistors. The PECL outputs are capable of driving two series terminated 50 Ω transmission lines on the incident edge.
Table 3. PIN FUNCTION DESCRIPTION
Pin Name INPUTS XTAL1, XTAL2 S_LOAD* Crystal Inputs CMOS/TTL Serial Latch Input (Internal Pulldown Resistor) CMOS/TTL Serial Data Input (Internal Pulldown Resistor) CMOS/TTL Serial Clock Input (Internal Pulldown Resistor) CMOS/TTL Parallel Latch Input (Internal Pullup Resistor) These pins form an oscillator when connected to an external series--resonant crystal. This pin loads the configuration latches with the contents of the shift registers. The latches will be transparent when this signal is HIGH; thus, the data must be stable on the HIGH--to--LOW transition of S_LOAD for proper operation. This pin acts as the data input to the serial configuration shift registers. This pin serves to clock the serial configuration shift registers. Data from S_DATA is sampled on the rising edge. This pin loads the configuration latches with the contents of the parallel inputs. The latches will be transparent when this signal is LOW; therefore, the parallel data must be stable on the LOW--to--HIGH transition of P_LOAD for proper operation. These pins are used to configure the PLL loop divider. They are sampled on the LOW--to--HIGH transition of P_LOAD. M[8] is the MSB, M[0] is the LSB. These pins are used to configure the output divider modulus. They are sampled on the LOW--to--HIGH transition of P_LOAD. Active HIGH Output Enable. The Enable is synchronous to eliminate possibility of runt pulse generation on the FOUT output. These differential, positive--referenced ECL signals (PECL) are the outputs of the synthesizer. The function of this output is determined by the serial configuration bits T[2:0]. The positive supply for the internal logic and output buffer of the chip, and is connected to +3.3 V or +5.0 V. This is the positive supply for the PLL and is connected to +3.3 V or +5.0 V. These pins are the negative supply for the chip and are normally all connected to ground. The Exposed Pad (EP) on the QFN--32 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat--sinking conduit. The pad is electrically connected to GND. Function Description
S_DATA* S_CLOCK* P_LOAD**
M[8:0]** N[1:0]** OE** OUTPUTS FOUT, FOUT TEST POWER VCC PLL_VCC GND --
CMOS/TTL PLL Loop Divider Inputs (Internal Pullup Resistor) CMOS/TTL Output Divider Inputs (Internal Pullup Resistor) CMOS/TTL Output Enable Input (Internal Pullup Resistor)
PECL Differential Outputs CMOS/TTL Output Positive Supply for the Logic Positive Supply for the PLL Negative Power Supply Exposed Pad for QFN--32 only
* When left Open, these inputs will default LOW. ** When left Open, these inputs will default HIGH.
http://onsemi.com
4
NBC12429, NBC12429A
Table 4. ATTRIBUTES
Characteristics Internal Input Pulldown Resistor Internal Input Pullup Resistor ESD Protection Human Body Model Machine Model Charged Device Model Pb Pkg PLCC LQFP QFN Flammability Rating Transistor Count Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test 1. For additional information, see Application Note AND8003/D. Oxygen Index: 28 to 34 Level 1 Level 2 Level 1 Value 75 kΩ 37.5 kΩ > 2 kV > 150 V > 1 kV Pb--Free Pkg Level 1 Level 2 Level 1
Moisture Sensitivity (Note 1)
UL 94 V--0 @ 0.125 in 2035
Table 5. MAXIMUM RATINGS
Symbol VCC VI Iout TA Positive Supply Input Voltage Output Current Operating Temperature Range Parameter Condition 1 GND = 0 V GND = 0 V Continuous Surge NBC12429 NBC12429A VI ± VCC Condition 2 Rating 6 6 50 100 0 to 70 --40 to +85 --65 to +150 0 lfpm 500 lfpm Standard Board 0 lfpm 500 lfpm Standard Board 0 lfpm 500 lfpm 2S2P
很抱歉,暂时无法提供与“NBC12429AFAR2”相匹配的价格&库存,您可以联系我们找货
免费人工找货