0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
PLL500-17DCLR

PLL500-17DCLR

  • 厂商:

    PLL

  • 封装:

  • 描述:

    PLL500-17DCLR - Low Phase Noise VCXO (17MHz to 36MHz) - PhaseLink Corporation

  • 数据手册
  • 价格&库存
PLL500-17DCLR 数据手册
P LL500-17 L ow Phase Noise VCXO (17MHz to 36MHz) FEATURES • • • • • • • • • • V CXO output for the 17MHz to 36MHz range L ow phase noise (-130 dBc @ 10kHz offset at 35.328MHz). C MOS output with OE tri-state control. 1 7 to 36MHz fundamental crystal input. I ntegrated high linearity variable capacitors. 1 2mA drive capability at TTL output. + /- 150 ppm pull range, max 5% (typ.) linearity. L ow jitter (RMS): 2.5ps period jitter. 2 .5 to 3.3V operation. A vailable in 8-Pin SOIC, 6-pin SOT23 G REEN / RoHS compliant packages, or DIE. PIN CONFIGURATION XIN VDD* VCON GND 1 2 3 4 8 7 6 5 XOUT OE^ VDD* CLK SOIC-8 PLL500-17 1 2 3 6 5 4 XOUT GND XIN VDD VCON P500-17 D ESCRIPTION T he PLL500-17 is a low cost, high performance and low phase noise VCXO for the 17 to 36MHz range, providing less than -130dBc at 10kHz offset at 35.328MHz. The very low jitter (2.5 ps RMS period jitter) makes this chip ideal for applications requiring voltage controlled frequency sources. Input crystal can range from 17 to 36MHz (fundamental resonant mode). CLK SOT23-6 ^: Denotes internal Pull-up *: Only one VDD pin needs to be connected B LOCK DIAGRAM XIN XOUT XTAL OSC VARICAP CLK OE VCON 4 7745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 w ww.phaselink.com R ev 09/08/06 Page 1 P LL500-17 L ow Phase Noise VCXO (17MHz to 36MHz) D IE PAD LAYOUT DIE SPECIFICATIONS N ame OE^ 7 39 mil 32 mil (812,986) 8 1 XIN XOUT Value 2 VDD VDD 6 S ize R everse side P ad dimensions T hickness 39 x 32 mil GND 80 micron x 80 micron 10 mil 3 VCON 4 GND CLK 5 DIE ID: PLL500-17: C500A0404-04A Y X (0,0) Note: ^ denotes internal pull up P ACKAGE PIN and DIE PAD ASSIGNMENT P in# N ame X IN V DD V CON G ND C LK V DD OE Die Pad Position X ( µ m) 94.183 94.157 94.183 94.193 715.472 715.307 715.472 SOP-8 1 2 3 4 5 6 7 SOT23-6 6 5 4 2 3 - Y ( µ m) 768.599 605.029 331.756 140.379 203.866 455.726 626.716 Type I P I P O P I Crystal input pin. Description VDD power supply pin. Only one VDD pin is necessary. Frequency control voltage input pin. Ground pin. Output clock pin. VDD power supply pin. Only one VDD pin is necessary. Output Enable input pin. Disables the output when low. Internal pull-up enables output by default if pin is not connected to low. Crystal output pin. Ref Clock input. X OUT 8 1 476.906 888.881 I * O E (Output Enable) pin is not available in SOT-26 package, the output will always be enabled by the build in pull-up resister. 4 7745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 w ww.phaselink.com R ev 09/08/06 Page 2 P LL500-17 L ow Phase Noise VCXO (17MHz to 36MHz) E LECTRICAL SPECIFICATIONS 1 . Absolute Maximum Ratings P ARAMETERS S upply Voltage I nput Voltage, dc O utput Voltage, dc S torage Temperature A mbient Operating Temperature* J unction Temperature L ead Temperature (soldering, 10s) E SD Protection, Human Body Model SYMBOL V DD VI VO TS TA TJ MIN. - 0.5 - 0.5 - 65 - 40 MAX. 4 .6 V DD +0.5 V DD +0.5 150 85 1 25 260 2 UNITS V V V °C °C °C °C kV E xposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the device and affect product reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other conditions above the operational limits noted in this specification is not implied. * N ote : Operating Temperature is guaranteed by design for all parts (COMMERCIAL and INDUSTRIAL), but tested for COMMERCIAL grade only. 2 . AC Electrical Specifications P ARAMETERS I nput Crystal Frequency O utput Clock Rise/Fall Time O utput Clock Duty Cycle S hort Circuit Current 0 .8V ~ 2.0V with 10 pF load 0 .3V ~ 3.0V with 15 pF load M easured @ 1.4V 45 SYMBOL CONDITIONS MIN. 17 TYP. 1.15 3.7 50 ± 50 MAX. 36 UNITS MHz ns 55 % mA 3 . Voltage Control Crystal Oscillator P ARAMETERS V CXO Stabilization Time * V CXO Tuning Range C LK output pullability V CXO Tuning Characteristic P ull range linearity P ower Supply Rejection V CON pin input impedance V CON modulation BW PWSRR SYMBOL T VCXOSTB CONDITIONS F rom power valid X TAL C 0 /C 1 < 2 50 0V ≤ V CON ≤ 3 .3V VCON=1.65V, ± 1.65V MIN. TYP. 300 MAX. 10 UNITS ms ppm ppm ppm/V % ppm kΩ kHz ± 150 1 00 5 10 +1 F requency change with VDD varied +/- 10% 0 V ≤ V CON ≤ 3 .3V, -3dB -1 2 000 45 N ote: P arameters denoted with an asterisk (*) represent nominal characterization data and are not production tested to any specific limits. 4 7745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 w ww.phaselink.com R ev 09/08/06 Page 3 P LL500-17 L ow Phase Noise VCXO (17MHz to 36MHz) 4 . Jitter and Phase Noise Specifications P ARAMETERS R MS Period Jitter (1 sigma – 1000 samples) P hase Noise relative to carrier P hase Noise relative to carrier P hase Noise relative to carrier P hase Noise relative to carrier P hase Noise relative to carrier CONDITIONS With capacitive decoupling between VDD and GND. 36MHz @100Hz offset 36MHz @1kHz offset 36MHz @10kHz offset 36MHz @100kHz offset 36MHz @1MHz offset MIN. TYP. 2.5 -80 -110 -130 -138 -145 MAX. UNITS ps dBc/Hz dBc/Hz dBc/Hz dBc/Hz dBc/Hz 5 . DC Specifications P ARAMETERS S upply Current, Dynamic, with Loaded Outputs O perating Voltage O utput Low Voltage at CMOS level O utput High Voltage at CMOS level O utput drive current S hort Circuit Current V CXO Control Voltage SYMBOL I DD V DD V OLC V OHC CONDITIONS F XIN = 3 6MHz Output load of 15pF MIN. TYP. 5 MAX. 6 3.63 0.4 UNITS mA V V V 2 .25 I OL = + 4mA I OH = - 4mA For V OL 2.4V V DD – 0 .4 8 0 9.5 ± 50 VCON V DD mA mA V 6 . Crystal Specifications P ARAMETERS C rystal Resonator Frequency C rystal Loading Rating (VCON = 1.65V) M aximum Sustainable Drive Level O perating Drive Level C0 C 0/C1 E SR SYMBOL F XIN C L (xtal) MIN. 17 TYP. 8 .5 MAX. 36 200 UNITS MHz pF µW µW pF Ω 50 5 250 30 RS N ote : The crystal must be such that it oscillates (parallel resonant) at nominal frequency when presented a C Load as specified above. If the crystal requires more load to be at nominal frequency, the additional load must be added externally. This however may reduce the pull range. 4 7745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 w ww.phaselink.com R ev 09/08/06 Page 4 P LL500-17 L ow Phase Noise VCXO (17MHz to 36MHz) P ACKAGE INFORMATION (GREEN PACKAGE COMPLIANT) S OIC 8L Symbol A A1 A2 B C D E H L e S OT23-6 L Symbol A A1 A2 b c D E H L e D imension in MM Min. Max. 1 .05 1.35 0.05 0.15 1.00 1.20 0 .30 0.50 0 .08 0.20 2 .80 3.00 1 .50 1.70 2 .60 3.0 0 .35 0.55 0 .95 BSC D imension in MM Min. Max. 1 .35 1.75 0.10 0.25 1.25 1.50 0 .33 0.53 0 .19 0.27 4 .80 5.00 3 .80 4.00 5 .80 6.20 0 .40 0.89 1 .27 BSC E H D A2 A A1 e b C L Pin1 Dot E H D A2 A A1 e b C L 4 7745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 w ww.phaselink.com R ev 09/08/06 Page 5 P LL500-17 L ow Phase Noise VCXO (17MHz to 36MHz) O RDERING INFORMATION (GREEN PACKAGE) F or part ordering, please contact our Sales Department: 4 7745 Fremont Blvd., Fremont, CA 94538, USA Tel: (510) 492-0990 Fax: (510) 492-0991 P ART NUMBER T he order number for this device is a combination of the following: Device number, Package type and Operating temperature range P LL502-51 X C X R P ART NUMBER N ONE= TUBE R=TAPE AND REEL N ONE=NORMAL PACK A GE L=GREEN PACKAGE P ACKAGE TYPE D=Die S= SOIC T= SOT P art / Order Number P LL500-17DC P LL500-17SC P LL500-17SC-R P LL500-17SCL P LL500-17SCL-R P LL500-17TC-R P LL500-17TCL-R Marking P500-17DC P500-17SC P500-17SC P500-17SCL P500-17SCL P500-17TC P500-17TCL T EMPERATURE C=COMMERCIAL I=INDUSTRIAL Package Option Die (Waffle Pack) 8-Pin SOIC (Tube) 8-Pin SOIC (Tape and Reel) 8-Pin SOIC G REEN ( Tube) 8-Pin SOIC G REEN ( Tape and Reel) 6-Pin SOT (Tape and Reel) 6-Pin SOT G REEN ( Tape and Reel) P haseLink Corporation, reserves the right to make changes in its products or specifications, or both at any time without notice. The information furnished by Phaselink is believed to be accurate and reliable. However, PhaseLink makes no guarantee or warranty concerning the accuracy of said information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon this product. L IFE SUPPORT POLICY : PhaseLink’s products are not authorized for use as critical components in life support devices or systems without the express written approval of the President of PhaseLink Corporation. 4 7745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 w ww.phaselink.com R ev 09/08/06 Page 6
PLL500-17DCLR 价格&库存

很抱歉,暂时无法提供与“PLL500-17DCLR”相匹配的价格&库存,您可以联系我们找货

免费人工找货