0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
PCI6350-AA66PCG

PCI6350-AA66PCG

  • 厂商:

    PLX

  • 封装:

  • 描述:

    PCI6350-AA66PCG - Asynchronous 32-bit PCI-to-PCI Bridge - PLX Technology

  • 详情介绍
  • 数据手册
  • 价格&库存
PCI6350-AA66PCG 数据手册
. Version 1.0 2005 Connectivity PCI r3.0 compatible 3.3V signaling including 5V input signal tolerance 32-bit, 66MHz Asynchronous operation Support for 9 Bus Masters PQFP and BGA packages PCI 6350 Asynchronous 32-bit PCI–to–PCI Bridge High Performance Asynchronous 32-bit, 66MHz, PCI–to–PCI Bridge for Cost-sensitive Applications The PLX FastLane™ PCI 6350 is an asynchronous, 32-bit, 66MHz PCI-to-PCI bridge for enhanced costeffective bridging for add-in cards in image processing, video capture, PCI I/O expansion, storage or network servers, telecommunication, networking, and embedded applications. And, like all PLX interconnect chips, the PLX PCI 6350 is supported by best-of-class, comprehensive reference design tools, along with PLX’s industry-recognized support infrastructure. The PCI 6350 is designed for applications such bus load /PCI slot expansion, and frequency conversion from slower PCI to faster PCI buses or vice versa, using Asynchronous bridging. Asynchronous bridging is a key feature of the PCI 6350, in which the primary and secondary buses can operate at independent frequencies. In addition, the PCI 6350 includes sophisticated buffer management and buffer configuration options designed to provide customizable performance optimization. All of this is in an industry-standard pin-out, which is compatible with the PCI 6150 and 21150-type devices. The PCI 6350 is available in both PQFP and BGA packages with a lead-free ROHS compliant option. Performance Flow-Thru zero wait state burst up to 4 KB for optimal large volume data transfer 192 buffering bytes (data FIFO) Two-entry 64-byte upstream Posted Write buffer Two-entry 32-byte downstream Posted Write buffer Two-entry 64-byte upstream Read Data buffer One-entry 32-byte downstream Read Data buffer Out-of-order delayed transactions Serial EEPROM loadable and programmable PCI Read-Only register configurations External arbiter or programmable arbitration for nine bus masters on secondary interface support Ten secondary clock outputs with pin controlled enable and individual maskable control Four GPIO pins with output control and power-up status latch capable Enhanced address decoding 32-bit I/O Address range ISA Aware mode for legacy support in the first 64 KB of I/O Address range VGA addressing and palette snooping support IEEE Standard 1149.1-1990 JTAG interface for boundary scan test Industry-standard 208-pin (ball) Plastic Quad Flat Pack (PQFP) or 256-pin (ball) Plastic Ball Grid Array (PBGA) package Address Stepping hardcoded to two clocks Multiple IDs check all Device and Revision IDs ISA I/O—Added decode of legacy ISA devices Added optional flow-through enable Fast back-to-back enable—Read-only supported Figure 1. Asynchronous PCI Bridging Figure 2. Bus Load Expansion Example Product Ordering Information PLX Technology, Inc. 870 Maude Ave. Sunnyvale, CA 94085 USA Tel: 1-800-759-3735 Tel: 1-408-774-9060 Fax: 1-408-774-2169 Email: info@plxtech.com Web Site: www.plxtech.com Part Number PCI 6350-AA66PC PCI 6350-AA66PC G PCI 6350-AA66BC PCI 6350-AA66BC G PCI 6350RDK Description PCI 6350 PCI-to-PCI Bridge Chip (PQFP) PCI 6350 PCI-to-PCI Bridge Chip (PQFP) (Lead Free) PCI 6350 PCI-toPCI Bridge Chip (BGA) PCI 6350 PCI-toPCI Bridge Chip (BGA) (Lead Free) Flexible development platform for PCI 6350-based PCI-to-PCI Bridging designs. Please visit the PLX Web site at http://www.plxtech.com or contact PLX sales at 408-774-9060 for more information. © 2005 PLX Technology, Inc. All rights reserved. PLX, FastLane, and the PLX logo are registered trademarks of PLX Technology, Inc. All other product names that appear in this material are for identification purposes only and are acknowledged to be trademarks or registered trademarks of their respective companies. Information supplied by PLX is believed to be accurate and reliable, but PLX Technology, Inc. assumes no responsibility for any errors that may appear in this material. PLX Technology, Inc. reserves the right, without notice, to make changes in product design or specification. 6350-SIL-PB-P1-1.0 3/05 200
PCI6350-AA66PCG
1. 物料型号 - PCI6350-AA66PC:PCI 6350 PCI-to-PCI桥接芯片(PQFP封装) - PCI6350-AA66PC G:PCI 6350 PCI-to-PCI桥接芯片(PQFP封装,无铅) - PCI6350-AA66BC:PCI 6350 PCI-to-PCI桥接芯片(BGA封装) - PCI6350-AA66BC G:PCI 6350 PCI-to-PCI桥接芯片(BGA封装,无铅) - PCI6350RDK:用于PCI 6350基于PCI-to-PCI桥接设计的灵活开发平台。

2. 器件简介 - PLC PCI 6350是一种异步、32位、66MHz的PCI到PCI桥接芯片,适用于成本敏感的应用,如图像处理、视频捕获、PCI I/O扩展、存储或网络服务器、电信、网络和嵌入式应用。

3. 引脚分配 - 提供了208引脚(球)塑料四边扁平封装(PQFP)或256引脚(球)塑料球栅阵列(PBGA)封装。

4. 参数特性 - 3.3V信号,包括5V输入信号容忍度 - 32位,66MHz异步操作,支持9个总线主控 - 流穿零等待状态突发高达4KB,优化大数据量传输 - 192字节缓冲(数据FIFO) - 两个64字节上行发布写缓冲区 - 两个32字节下行发布写缓冲区 - 两个64字节上行读数据缓冲区 - 一个32字节下行读数据缓冲区 - 串行EEPROM可加载和可编程PCI只读寄存器配置

5. 功能详解 - 外部仲裁器或可编程仲裁,支持次要接口上的九个总线主控 - 十个次要时钟输出,具有引脚控制的启用和单独可屏蔽控制 - 四个GPIO引脚,具有输出控制和上电状态锁存功能 - 增强地址解码 - 32位I/O地址范围,ISA Aware模式,用于I/O地址范围前64KB的遗留支持 - VGA寻址和调色板侦听支持 - IEEE标准1149.1-1990 JTAG接口,用于边界扫描测试

6. 应用信息 - 适用于总线负载/PCI插槽扩展和频率转换的应用,如从较慢的PCI到较快的PCI总线或反之,使用异步桥接。

7. 封装信息 - 208引脚塑料四边扁平封装(PQFP)或256引脚塑料球栅阵列(PBGA)封装,提供无铅RoHS合规选项。
PCI6350-AA66PCG 价格&库存

很抱歉,暂时无法提供与“PCI6350-AA66PCG”相匹配的价格&库存,您可以联系我们找货

免费人工找货