0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
7006L20PFI

7006L20PFI

  • 厂商:

    RENESAS(瑞萨)

  • 封装:

    LQFP-64

  • 描述:

    IC SRAM 128KBIT PARALLEL 64TQFP

  • 数据手册
  • 价格&库存
7006L20PFI 数据手册
HIGH-SPEED 16K x 8 DUAL-PORT STATIC RAM Features ◆ ◆ ◆ ◆ ◆ True Dual-Ported memory cells which allow simultaneous reads of the same memory location High-speed access – Commercial: 15/17/20/25/35/55ns (max.) – Industrial: 20ns (max.) – Military: 20/25/35/55/70ns (max.) Low-power operation – IDT7006S Active: 750mW (typ.) Standby: 5mW (typ.) – IDT7006L Active: 700mW (typ.) Standby: 1mW (typ.) IDT7006 easily expands data bus width to 16 bits or more using the Master/Slave select when cascading more than one device ◆ ◆ ◆ ◆ ◆ ◆ ◆ ◆ ◆ ◆ 7006S/L M/S = H for BUSY output flag on Master, M/S = L for BUSY input on Slave Busy and Interrupt Flags On-chip port arbitration logic Full on-chip hardware support of semaphore signaling between ports Fully asynchronous operation from either port Devices are capable of withstanding greater than 2001V electrostatic discharge Battery backup operation—2V data retention TTL-compatible, single 5V (±10%) power supply Available in 68-pin PGA, quad flatpack, PLCC, and a 64-pin TQFP Industrial temperature range (–40°C to +85°C) is available for selected speeds Green parts available, see ordering information Functional Block Diagram OEL OER CEL R/WL CER R/WR I/O0L- I/O7L I/O0R-I/O7R I/O Control I/O Control (1,2) BUSYL A13L A0L BUSYR(1,2) Address Decoder MEMORY ARRAY 14 CEL OEL R/WL SEML(2) INTL Address Decoder A13R A0R 14 ARBITRATION INTERRUPT SEMAPHORE LOGIC M/S CER OER R/WR SEMR (2) INTR 2739 drw 01 NOTES: 1. (MASTER): BUSY is output; (SLAVE): BUSY is input. 2. BUSY outputs and INT outputs are non-tri-stated push-pull. 1 Jan.30.20 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges Description a very low standby power mode. Fabricated using CMOS high-performance technology, these devices typically operate on only 750mW of power. Low-power (L) versions offer battery backup data retention capability with typical power consumption of 500µW from a 2V battery. The IDT7006 is packaged in a ceramic 68-pin PGA, an 68-pin quad flatpack, a PLCC, and a 64-pin thin quad flatpack, TQFP. Military grade product is manufactured in compliance with the latest revision of MIL-PRF38535 QML, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability. The IDT7006 is a high-speed 16K x 8 Dual-Port Static RAM. The IDT7006 is designed to be used as a stand-alone 128K-bit Dual-Port RAM or as a combination MASTER/SLAVE Dual-Port RAM for 16-bit-or-more word systems. Using the IDT MASTER/SLAVE Dual-Port RAM approach in 16-bit or wider memory system applications results in full-speed, errorfree operation without the need for additional discrete logic. This device provides two independent ports with separate control, address, and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. An automatic power down feature controlled by CE permits the on-chip circuitry of each port to enter I/O6R I/O5R I/O4R I/O3R VCC I/O2R I/O1R I/O0R GND VCC I/O7L I/O6L GND I/O5L I/O4L I/O3L I/O2L Pin Configurations(1,2,3) 28 8 29 7 30 6 31 5 32 4 3 33 34 35 36 37 7006 PLG68(4) 68-Pin PLCC Top View 38 2 1 68 67 66 39 65 40 64 41 63 42 62 43 61 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 I/O1L I/O0L N/C OEL R/WL SEML CEL N/C A13L VCC A12L A11L A10L A9L A8L A7L A6L 2739 drw 02 A6L A7L A8L A9L A10L A11L A12L VCC A13L N/C CEL SEML R/WL OEL N/C I/O0L I/O1L 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 62 42 63 41 64 40 65 39 66 38 67 37 68 1 2 3 4 5 6 7 8 9 7006 FP68(4) 36 35 34 68 Pin Flatpack Top View 33 32 31 30 29 28 27 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 I/O2L I/O3L I/O4L I/O5L GND I/O6L I/O7L VCC GND I/O0R I/O1R I/O2R VCC I/O3R I/O4R I/O5R I/O6R NOTES: 1. All VCC pins must be connected to power supply. 2. All GND pins must be connected to ground supply. 3. PLG68 package body is approximately .95 in x .95 in. x .17 in. FP68 package body is approximately .97 in x .97 in x .08 in. 4. This package code is used to reference the package diagram. 2 Jan.30.20 A5L A4L A3L A2L A1L A0L INTL BUSYL GND M/S BUSYR INTR A0R A1R A2R A3R A4R 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 27 9 A4R A3R A2R A1R A0R INTR BUSYR M/S GND BUSYL INTL A0L A1L A2L A3L A4L A5L I/O7R N/C OER R/WR SEMR CER N/C A13R GND A12R A11R A10R A9R A8R A7R A6R A5R A5R A6R A7R A8R A9R A10R A11R A12R GND A13R N/C CER SEMR R/WR OER N/C I/O7R 2739 drw 02a 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges A5L A6L A7L A8L A9L 54 A11L A12L VCC A13L CEL 55 56 SEML 60 61 OEL I/O0L I/O1L A4R A3R A2R A1R A0R INTR M/S BUSYR GND BUSYL A0L INTL A1L A2L 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 49 50 31 51 30 29 52 53 28 A10L R/WL A3L A4L Pin Configurations(1,2,3) (con't.) 27 26 64 1 2 3 4 5 6 7 8 A8R A9R A10R 25 24 23 22 21 20 CER SEMR R/WR 19 18 17 9 10 11 12 13 14 15 16 OER I/O7R 64-Pin TQFP Top View 62 63 A6R A7R A11R A12R GND A13R 7006 PNG64(4) 57 58 59 A5R I/O6R NOTES: 1. All VCC pins must be connected to power supply. 2. All GND pins must be connected to ground supply. 3. PNG64 package body is approximately 14mm x 14mm x 1.4mm. 4. This package code is used to reference the package diagram. 6.42 3 Jan.30.20 I/O4R I/O5R I/O3R I/O2R VCC I/O0R I/O1R GND I/O6L I/O7L VCC GND I/O5L I/O2L I/O3L I/O4L 2739 drw 03 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Pin Configurations (1,2,3) 11 Military, Industrial and Commercial Temperature Ranges (con't.) 51 A5L 50 A4L 48 A2L 46 44 42 A0L BUSYL M/S 40 38 INTR A1R 36 A3R 49 A3L 47 A1L 45 43 41 39 37 INTL GND BUSYR A0R A2R 35 A4R 34 A5R 10 53 A7L 52 A6L 09 55 A9L 54 A8L 32 A7R 33 A6R 08 57 56 A11L A10L 30 A9R 31 A8R 07 59 58 VCC A12L 28 29 A11R A10R 7006 GU68(4) 61 60 06 N/C A13L 26 27 GND A12R 68-Pin PGA Top View(5) 63 62 05 SEML CEL 24 25 A13R N/C 04 65 64 OEL R/WL 22 23 SEMR CER 03 67 66 I/O0L N/C 20 OER 02 1 3 68 I/O1L I/O2L I/O4L 01 2 4 I/O3L I/O5L A B C 5 7 GND 9 I/O7L GND 18 19 11 13 15 N/C I/O 7R I/O1R VCC I/O4R 6 8 10 12 14 16 I/O6L VCC I/O0R I/O2R I/O3R I/O5R D E F 21 R/WR G H . 17 I/O6R J K INDEX L 2739 drw 04 NOTES: 1. All VCC pins must be connected to power supply. 2. All GND pins must be connected to ground supply. 3. Package body is approximately 1.18 in x 1.18 in x .16 in. 4. This package code is used to reference the package diagram. 5. This text does not indicate orientation of the actual part-marking Pin Names Left Port Right Port Names CEL CER Chip Enable R/WL R/WR Read/Write Enable OEL OER Output Enable A0L - A13L A0R - A13R Address I/O0L - I/O7L I/O0R - I/O7R Data Input/Output SEML SEMR Semaphore Enable INTL INTR Interrupt Flag BUSYL BUSYR Busy Flag M/S Master or Slave Select VCC Power GND Ground 2739 tbl 01 4 Jan.30.20 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges Truth Table I: Non-Contention Read/Write Control Inputs(1) Outputs CE R/W OE SEM I/O0-7 H X X H High-Z Deselected: Power-Down L L X H DATAIN Write to Memory L H L H DATAOUT X X H X High-Z Mode Read Memory Outputs Disabled 2739 tbl 02 NOTE: 1. A0L – A13L is not equal to A0R – A13R Truth Table II: Semaphore Read/Write Control(1) Inputs(1) Outputs CE R/W OE SEM I/O0-7 H H L L DATAOUT H ↑ X L DATAIN L X X L ____ Mode Read in Semaphore Flag Data Out Write I/Oo into Semaphore Flag Not Allowed 2739 tbl 03 NOTE: 1. There are eight semaphore flags written to via I/O0 and read from I/O0 - I/O7. These eight semaphores are addressed by A0 - A2. Absolute Maximum Ratings(1) Symbol Rating Commercial & Industrial Military Unit VTERM(2) Terminal Voltage with Respect to GND -0.5 to +7.0 -0.5 to +7.0 V TBIAS Temperature Under Bias -55 to +125 -65 to +135 o TSTG Storage Temperature -65 to +150 -65 to +150 o IOUT DC Output Current 50 50 Recommended DC Operating Conditions Symbol C C CIN Input Capacitance COUT Output Capacitance Conditions(2) Max. Unit VIN = 3dV 9 pF VOUT = 3dV 10 pF GND Ground Max. Unit 4.5 5.0 5.5 V 0 0 0 V VIH Input High Voltage 2.2 ____ VIL Input Low Voltage -0.5(1) ____ (2) 6.0 V 0.8 V 2739 tbl 06 Ambient Temperature GND Vcc -55OC to+125OC 0V 5.0V + 10% Commercial 0 C to +70 C 0V 5.0V + 10% Industrial 40 C to +85 C 0V 5.0V + 10% Grade Military O O O O 2739 tbl 07 NOTES: 1. This is the parameter TA. This is the "instant on" case temperature. 2739 tbl 05 NOTES: 1. These parameters are determined by device characterization, but are not production tested (TQFP Package Only). 2. 3dV references the interpolated capacitance when the input and output signals switch from 0V to 3V or from 3V to 0V. 6.42 5 Jan.30.20 Supply Voltage Typ. Maximum Operating Temperature and Supply Voltage(1) Capacitance(1) (TA = +25°C, f = 1.0mhz) Parameter VCC Min. NOTES: 1. VIL > -1.5V for pulse width less than 10ns. 2. VTERM must not exceed Vcc + 10%. mA 2739 tbl 04 NOTES: 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. 2. VTERM must not exceed Vcc + 10% for more than 25% of the cycle time or 10ns maximum, and is limited to < 20mA for the period of VTERM < Vcc + 10%. Symbol Parameter 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges DC Electrical Characteristics Over the 0perating Temperature and Supply Voltage Range (VCC = 5.0V ± 10%) 7006S Symbol Parameter Min. Max. Min. Max. Unit VCC = 5.5V, VIN = 0V to V CC ___ 10 ___ 5 µA Output Leakage Current CE = VIH, VOUT = 0V to V CC ___ 10 ___ 5 µA VOL Output Low Voltage IOL = 4mA ___ 0.4 ___ 0.4 V VOH Output High Voltage IOH = -4mA 2.4 ___ 2.4 ___ V |ILI| (1) Input Leakage Current |ILO| Test Conditions 7006L 2739 tbl 08 NOTE: 1. At Vcc < 2.0V input leakages are undefined. Data Retention Characteristics Over All Temperature Ranges (L Version Only) (VLC = 0.2V, VHC = VCC - 0.2V) Symbol Parameter Test Condition VDR VCC for Data Retention VCC = 2V ICCDR Data Retention Current CE > VHC VIN > VHC or < VLC tCDR(3) Chip Deselect to Data Retention Time tR(3) Operation Recovery Time Min. Typ. (1) Max. Unit 2.0 ___ ___ V Mil. & Ind. ___ 100 4000 µA Com'l. ___ 100 1500 0 ___ ___ tRC(2) ___ ___ SEM > VHC ns ns 2739 tbl 09 NOTES: 1. TA = +25°C, VCC = 2V, and are not production tested. 2. tRC = Read Cycle Time 3. This parameter is guaranteed by characterization, but is not production tested. Data Retention Waveform DATA RETENTION MODE VCC 4.5V VDR > 2V tCDR CE VIH 4.5V tR VDR VIH 2739 drw 05 6 Jan.30.20 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range(1) (VCC = 5.0V ± 10%) 7006X15 Com'l Only Symbol ICC ISB1 ISB2 ISB3 ISB4 Parameter Test Condition Dynamic Operating Current (Both Ports Active) CE = VIL, Outputs Disabled SEM = VIH f = fMAX(3) Version 7006X17 Com'l Only 7006X20 Com'l, Ind & Military 7006X25 Com'l & Military Typ.(2) Max. Typ. (2) Max. Typ.(2) Max. Typ.(2) Max. Unit mA COM'L S L 170 160 310 260 170 160 310 260 160 150 290 240 155 145 265 220 MIL & IND S L ____ ____ ____ ____ ____ ____ ____ ____ 160 150 370 320 155 145 340 280 COM'L S L 20 10 60 50 20 10 60 50 20 10 60 50 16 10 60 50 MIL & IND S L ____ ____ ____ ____ ____ ____ ____ ____ 20 10 90 70 16 10 80 65 COM'L S L 105 95 190 160 105 95 190 160 95 85 180 150 90 80 170 140 MIL & IND S L ____ ____ ____ ____ ____ ____ ____ ____ 95 85 240 210 90 80 215 180 Full Standby Current (Both Both Ports CEL and Ports - All CMOS Level CER > VCC - 0.2V VIN > VCC - 0.2V or Inputs) VIN < 0.2V, f = 0(4) SEMR = SEML > VCC - 0.2V COM'L S L 1.0 0.2 15 5 1.0 0.2 15 5 1.0 0.2 15 5 1.0 0.2 15 5 MIL & IND S L ____ ____ ____ ____ ____ ____ ____ ____ 1.0 0.2 30 10 1.0 0.2 30 10 Full Standby Current (One Port - All CMOS Level Inputs) COM'L S L 100 90 170 140 100 90 170 140 90 80 155 130 85 75 145 120 MIL & IND S L ____ ____ ____ ____ ____ ____ ____ ____ 90 80 225 200 85 75 200 170 Standby Current (Both Ports - TTL Level Inputs) Standby Current (One Port - TTL Level Inputs) CEL = CER = VIH SEMR = SEML = VIH f = fMAX(3) CE"A" = VIL and CE"B" = VIH(5) Active Port Outputs Disabled, f=fMAX(3) SEMR = SEML = VIH CE"A" < 0.2V and CE"B" > VCC - 0.2V(5) SEMR = SEML > VCC - 0.2V VIN > VCC - 0.2V or V IN < 0.2V Active Port Outputs Disabled f = fMAX(3) mA mA mA mA 2739 tbl 10 7006X35 Com'l & Military Symbol ICC ISB1 ISB2 ISB3 ISB4 Parameter Test Condition Dynamic Operating Current (Both Ports Active) CE = VIL, Outputs Disabled SEM = VIH f = fMAX(3) Standby Current (Both Ports - TTL Level Inputs) CEL = CER = VIH SEMR = SEML = VIH f = fMAX(3) Standby Current (One Port - TTL Level Inputs) CE"A" = VIL and CE"B" = VIH(5) Active Port Outputs Disabled, f=fMAX(3) SEMR = SEML = VIH Full Standby Current (Both Ports - All CMOS Level Inputs) Both Ports CEL and CER > VCC - 0.2V VIN > VCC - 0.2V or VIN < 0.2V, f = 0(4) SEMR = SEML > VCC - 0.2V Full Standby Current (One Port - All CMOS Level Inputs) CE"A" < 0.2V and CE"B" > VCC - 0.2V(5) SEMR = SEML > VCC - 0.2V VIN > VCC - 0.2V or V IN < 0.2V Active Port Outputs Disabled f = fMAX(3) Typ.(2) Max. Typ.(2) Max. Typ.(2) Max. Unit S L 150 140 250 210 150 140 250 210 ____ ____ ____ ____ mA MIL & IND S L 150 140 300 250 150 140 300 250 140 130 300 250 COM'L S L 13 10 60 50 13 10 60 50 ____ ____ ____ ____ MIL & IND S L 13 10 80 65 13 10 80 65 10 8 80 65 COM'L S L 85 75 155 130 85 75 155 130 ____ ____ ____ ____ MIL & IND S L 85 75 190 160 85 75 190 160 80 70 190 160 COM'L S L 1.0 0.2 15 5 1.0 0.2 15 5 ____ ____ ____ ____ MIL & IND S L 1.0 0.2 30 10 1.0 0.2 30 10 1.0 0.2 30 10 COM'L S L 80 70 135 110 80 70 135 110 ____ ____ ____ ____ MIL & IND S L 80 70 175 150 80 70 175 150 75 65 175 150 NOTES: 1. 'X' in part numbers indicates power rating (S or L) 2. VCC = 5V, TA = +25°C, and are not production tested. ICC DC =120ma (typ) 3. At f = f MAX, address and I/O' S are cycling at the maximum frequency read cycle of GND to 3V. 4. f = 0 means no address or control lines change. 5. Port "A" may be either left or right port. Port "B"is the opposite from port "A". Jan.30.20 7006X70 Military Only COM'L Version 6.42 7 7006X55 Com'l, Ind & Military mA mA mA mA 2739 tbl 11 of 1/t RC, and using “AC Test Conditions” of input levels 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges AC Test Conditions 5V Input Pulse Levels GND to 3.0V Input Rise/Fall Times 1.5V Output Reference Levels 1.5V Output Load 1250Ω 1250Ω 5ns Max. Input Timing Reference Levels 5V DATAOUT BUSY INT DATAOUT 5pF* 775Ω 30pF 775Ω Figures 1 and 2 , 2739 drw 06 2739 tbl 12 Figure 1. AC Output Test Load Figure 2. Output Test Load (5pF for tLZ, tHZ, tWZ, tOW) AC Electrical Characteristics Over the Operating temperature and Supply Voltage Range(4) 7006X15 Com'l Only Symbol Parameter 7006X17 Com'l Only *Including scope and jig. 7006X20 Com'l,Ind & Military 7006X25 Com'l & Military Min. Max. Min. Max. Min. Max. Min. Max. Unit READ CYCLE tRC Read Cycle Time 15 ____ 17 ____ 20 ____ 25 ____ ns tAA Address Access Time ____ 15 ____ 17 ____ 20 ____ 25 ns tACE Chip Enable Access Time (3) ____ 15 ____ 17 ____ 20 ____ 25 ns tAOE Output Enable Access Time ____ 10 ____ 10 ____ 12 ____ 13 ns tOH Output Hold from Address Change 3 ____ 3 ____ 3 ____ 3 ____ ns tLZ Output Low-Z Time (1,2) 3 ____ 3 ____ 3 ____ 3 ____ ns ____ 10 ____ 10 ____ 12 ____ 15 ns 0 ____ 0 ____ 0 ____ 0 ____ ns ____ tHZ tPU Output High-Z Time (1,2) Chip Enable to Power Up Time (2,5) (2,5) tPD Chip Disab le to Power Down Time 15 ____ 17 ____ 20 ____ 25 ns tSOP Semaphore Flag Update Pulse (OE or SEM) 10 ____ 10 ____ 10 ____ 10 ____ ns tSAA Semaphore Address Access Time ____ 15 ____ 17 ____ 20 ____ 25 ns 2739 tbl 13a 7006X35 Com'l & Military Symbol Parameter Min. Max. 7006X55 Com'l, Ind & Military Min. Max. 7006X70 Military Only Min. Max. Unit READ CYCLE tRC Read Cycle Time 35 ____ 55 ____ 70 ____ ns tAA Address Access Time ____ 35 ____ 55 ____ 70 ns tACE Chip Enable Access Time (3) ____ 35 ____ 55 ____ 70 ns tAOE Output Enable Access Time ____ 20 ____ 30 ____ 35 ns tOH Output Hold from Address Change 3 ____ 3 ____ 3 ____ ns 3 ____ 3 ____ 3 ____ ns ____ 15 ____ 25 ____ 30 ns 0 ____ 0 ____ 0 ____ ns ____ 35 ____ 50 ____ 50 ns 15 ____ 15 ____ ns ____ 55 ____ 70 ns tLZ Output Low-Z Time (1,2) (1,2) tHZ Output High-Z Time tPU Chip Enab le to Power Up Time (2,5) (2,5) tPD Chip Disable to Power Down Time tSOP Semaphore Flag Update Pulse (OE or SEM) 15 ____ tSAA Semaphore Address Access Time ____ 35 NOTES: 1. Transition is measured 0mV from Low or High-impedance voltage with load (Figures 1 and 2). 2. This parameter is guaranteed by device characterization, but is not production tested. 3. To access RAM, CE = VIL and SEM = VIH. To access semaphore, CE = VIH and SEM = VIL. 4. 'X' in part numbers indicates power rating (S or L). 8 Jan.30.20 2739 tbl 13b 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges Waveform of Read Cycles(5) tRC ADDR tAA(4) tACE(4) CE tAOE(4) OE R/W tLZ(1) tOH VALID DATA(4) DATAOUT tHZ(2) BUSYOUT tBDD(3,4) 2739 drw 07 NOTES: 1. Timing depends on which signal is asserted last, OE or CE. 2. Timing depends on which signal is de-asserted first CE or OE. 3. tBDD delay is required only in cases where the opposite port is completing a write operation to the same address location. For simultaneous read operations BUSY has no relation to valid output data. 4. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA or tBDD. 5. SEM = VIH. Timing of Power-Up Power-Down CE ICC tPU tPD ISB , 2739 drw 08 6.42 9 Jan.30.20 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges AC Electrical Characteristics Over the Operating Temperature and Supply Voltage(5) 7006X15 Com'l Only Symbol Parameter 7006X17 Com'l Only 7006X20 Com'l, Ind & Military 7006X25 Com'l & Military Min. Max. Min. Max. Min. Max. Min. Max. Unit WRITE CYCLE tWC Write Cycle Time 15 ____ 17 ____ 20 ____ 25 ____ ns tEW Chip Enable to End-of-Write (3) 12 ____ 12 ____ 15 ____ 20 ____ ns tAW Address Valid to End-of-Write 12 ____ 12 ____ 15 ____ 20 ____ ns tAS Address Set-up Time (3) 0 ____ 0 ____ 0 ____ 0 ____ ns tWP Write Pulse Width 12 ____ 12 ____ 15 ____ 20 ____ ns tWR Write Recovery Time 0 ____ 0 ____ 0 ____ 0 ____ ns tDW Data Valid to End-of-Write 10 ____ 10 ____ 15 ____ 15 ____ ns tHZ Output High-Z Time (1,2) ____ 10 ____ 10 ____ 12 ____ 15 ns tDH Data Hold Time (4) 0 ____ 0 ____ 0 ____ 0 ____ ns tWZ Write Enable to Output in High-Z(1,2) ____ ____ ____ ____ ____ 12 ____ 15 ns tOW Output Active from End-of-Write (1,2,4) 0 ____ 0 ____ 0 ____ 0 ____ ns tSWRD SEM Flag Write to Read Time 5 ____ 5 ____ 5 ____ 5 ____ ns tSPS SEM Flag Contention Window 5 ____ 5 ____ 5 ____ 5 ____ ns 2739 tbl 14a 7006X35 Com'l & Military Symbol Parameter 7006X55 Com'l, Ind & Military 7006X70 Military Only Min. Max. Min. Max. Min. Max. Unit WRITE CYCLE 35 ____ 55 ____ 70 ____ ns tEW Chip Enable to End-of-Write (3) 30 ____ 45 ____ 50 ____ ns tAW Address Valid to End-of-Write 30 ____ 45 ____ 50 ____ ns 0 ____ 0 ____ 0 ____ ns tWC Write Cycle Time (3) tAS Address Set-up Time tWP Write Pulse Width 25 ____ 40 ____ 50 ____ ns tWR Write Recovery Time 0 ____ 0 ____ 0 ____ ns tDW Data Valid to End-of-Write 15 ____ 30 ____ 40 ____ ns ____ 15 ____ 25 ____ 30 ns 0 ____ 0 ____ ns 25 ____ 30 ns ns tHZ tDH tWZ tOW Output High-Z Time Data Hold Time (1,2) (4) 0 ____ (1,2) ____ 15 ____ (1,2,4) 0 ____ 0 ____ 0 ____ 5 ____ 5 ____ ns 5 ____ 5 ____ ns Write Enable to Output in High-Z Output Active from End-of-Write tSWRD SEM Flag Write to Read Time 5 ____ tSPS SEM Flag Contention Window 5 ____ 2739 tbl 14b NOTES: 1. Transition is measured 0mV from Low or High-impedance voltage with load (Figure 2). 2. This parameter is guaranteed by device characterization, but is not production tested. 3. To access RAM, CE = VIL, SEM = VIH. To access semaphore, CE = VIH and SEM = VIL. Either condition must be valid for the entire tEW time. 4. The specification for tDH must be met by the device supplying write data to the RAM under all operating conditions. Although tDH and tOW values will vary over voltage and temperature, the actual tDH will always be smaller than the actual tOW. 5. 'X' in part numbers indicates power rating (S or L). 10 Jan.30.20 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges Timing Waveform of Write Cycle No. 1, R/W Controlled Timing(1,5,8) tWC ADDRESS tHZ(7) OE tAW (9) CE or SEM tAS(6) tWR(3) tWP(2) R/W tWZ(7) tOW (4) DATAOUT (4) tDW tDH DATAIN 2739 drw 09 Timing Waveform of Write Cycle No. 2, CE Controlled Timing(1,5) tWC ADDRESS tAW CE or SEM(9) tAS(6) tWR(3) tEW(2) R/W tDW tDH DATAIN 2739 drw 10 NOTES: 1. R/W or CE must be HIGH during all address transitions. 2. A write occurs during the overlap (tEW or tWP) of a LOW CE and a LOW R/W for memory array writing cycle. 3. tWR is measured from the earlier of CE or R/W (or SEM or R/W) going HIGH to the end of write cycle. 4. During this period, the I/O pins are in the output state and input signals must not be applied. 5. If the CE or SEM LOW transition occurs simultaneously with or after the R/W low transition, the outputs remain in the High-impedance state. 6. Timing depends on which enable signal is asserted last, CE or R/W. 7. This parameter is guaranteed by device characterization, but is not production tested. Transition is measured by 0mV from steady state with the Output Test Load (Figure 2). 8. If OE is LOW during R/W controlled write cycle, the write pulse width must be the larger of tWP or (tWZ + tDW) to allow the I/O drivers to turn off and data to be placed on the bus for the required tDW. If OE is HIGH during an R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified tWP. 9. To access RAM, CE = VIL and SEM = VIH. To access semaphore CE = VIH and SEM = VIL. tEW must be met for either condition. 6.42 11 Jan.30.20 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges Timing Waveform of Semaphore Read after Write Timing, Either Side(1) tSAA A0-A2 VALID ADDRESS tAW tOH VALID ADDRESS tACE tWR tEW SEM tDW DATA0 tSOP DATAOUT VALID DATAIN VALID tAS tWP tDH R/W tSWRD OE tAOE tSOP Write Cycle Read Cycle 2739 drw 11 NOTE: 1. CE = VIH for the duration of the above timing (both write and read cycle). Timing Waveform of Semaphore Write Contention(1,3,4) A0"A"-A2"A" (2) SIDE “A” MATCH R/W"A" SEM"A" tSPS A0"B"-A2"B" (2) SIDE “B” MATCH R/W"B" SEM"B" 2739 drw 12 NOTES: 1. DOR = DOL = VIL, CER = CEL = VIH, Semaphore Flag is released from both sides (reads as ones from both sides) at cycle start. 2. All timing is the same for left and right ports. Port “A” may be either left or right port. Port “B” is the opposite from port “A”. 3. This parameter is measured from R/W"A" or SEM"A" going HIGH to R/W"B" or SEM"B" going HIGH. 4. If tSPS is not satisfied, the semaphore will fall positively to one side or the other, but there is no guarantee which side will obtain the flag. 12 Jan.30.20 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range(6) 7006X15 Com'l Only 7006X17 Com'l Only Min. Max. Min. Max. Min. Max. Min. Max. Unit BUSY Access Time from Address Match ____ 15 ____ 17 ____ 20 ____ 20 ns tBDA BUSY Disable Time from Address Not Matched ____ 15 ____ 17 ____ 20 ____ 20 ns tBAC BUSY Acce ss Time from Chip Enable Low ____ 15 ____ 17 ____ 20 ____ 20 ns tBDC BUSY Acce ss Time from Chip Enable High ____ 15 ____ 17 ____ 17 ____ 17 ns tAPS Arbitration Priority Set-up Time (2) 5 ____ 5 ____ 5 ____ 5 ____ ns tBDD BUSY Disable to Valid Data(3) ____ 18 ____ 18 ____ 30 ____ 30 ns 12 ____ 13 ____ 15 ____ 17 ____ ns 0 ____ 0 ____ 0 ____ 0 ____ ns 12 ____ 13 ____ 15 ____ 17 ____ ns ____ 30 ____ 30 ____ 45 ____ 50 ns ____ 25 ____ 25 ____ 35 ____ 35 ns Symbol Parameter 7006X20 Com'l, Ind & Military 7006X25 Com'l & Military BUSY TIMING (M/S=VIH) tBAA tWH (5) Write Hold After BUSY BUSY TIMING (M/S=VIL) tWB tWH BUSY Input to Write (4) (5) Write Hold After BUSY PORT-TO-PORT DELAY TIMING tWDD tDDD Write Pulse to Data Delay(1) Write Data Valid to Read Data Delay (1) 2739 tbl 15a 7006X35 Com'l & Military Symbol Parameter 7006X55 Com'l, Ind & Military 7006X70 Military Only Min. Max. Min. Max. Min. Max. Unit BUSY TIMING (M/S=VIH) tBAA BUSY Access Time from Address Match ____ 20 ____ 45 ____ 45 ns tBDA BUSY Disable Time from Address Not Matched ____ 20 ____ 40 ____ 40 ns BUSY Acce ss Time from Chip Enable Low ____ 20 ____ 40 ____ 40 ns BUSY Acce ss Time from Chip Enable High ____ 20 ____ 35 ____ 35 ns 5 ____ 5 ____ 5 ____ ns ____ 35 ____ 40 ____ 45 ns 25 ____ 25 ____ 25 ____ ns 0 ____ 0 ____ 0 ____ ns 25 ____ 25 ____ 25 ____ ns tBAC tBDC tAPS tBDD tWH Arbitration Priority Set-up Time (2) (3) BUSY Disable to Valid Data (5) Write Hold After BUSY BUSY TIMING (M/S=VIL) tWB tWH BUSY Input to Write (4) (5) Write Hold After BUSY PORT-TO-PORT DELAY TIMING tWDD Write Pulse to Data Delay(1) ____ 60 ____ 80 ____ 95 ns tDDD Write Data Valid to Read Data Delay (1) ____ 45 ____ 65 ____ 80 ns NOTES: 1. Port-to-port delay through RAM cells from writing port to reading port, refer to "Timing Waveform of Write with Port-to-Port Read and BUSY". 2. To ensure that the earlier of the two ports wins. 3. tBDD is a calculated parameter and is the greater of 0, tWDD – tWP (actual) or tDDD – tDW (actual). 4. To ensure that the write cycle is inhibited with port "B" during contention on port "A". 5. To ensure that a write cycle is completed on port "B" after contention with port "A". 6. 'X' is part numbers indicates power rating (S or L). . 6.42 13 Jan.30.20 2739 tbl 15b 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges Timing Waveform of Write with Port-to-Port Read and BUSY(2,5) (M/S = VIH)(4) tWC MATCH ADDR"A" tWP R/W"A" tDW tDH VALID DATAIN "A" tAPS(1) MATCH ADDR"B" tBDA tBDD BUSY"B" tWDD DATAOUT "B" VALID (3) tDDD NOTES: 1. To ensure that the earlier of the two ports wins. tAPS is ignored for M/S = VIL (SLAVE). 2. CEL = CER = VIL 3. OE = VIL for the reading port. 4. If M/S = VIL(slave) then BUSY is input (BUSY"A" = VIH) and BUSY"B" = "don't care", for this example. 5. All timing is the same for left and right port. Port "A' may be either left or right port. Port "B" is the port opposite from Port "A". Timing Waveform of Write with BUSY tWP R/W"A" tWB(3) BUSY"B" tWH(1) R/W"B" (2) 2739 drw 14 NOTES: 1. tWH must be met for both BUSY input (slave) and output (master). 2. BUSY is asserted on Port "B", blocking R/W"B", until BUSY"B" goes HIGH. 3. tWB is only for the 'Slave' Version. 14 Jan.30.20 2739 drw 13 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges Waveform of BUSY Arbitration Controlled by CE Timing(1) (M/S = VIH) ADDR"A" and "B" ADDRESSES MATCH CE"A" tAPS(2) CE"B" tBAC tBDC BUSY"B" 2739 drw 15 Waveform of BUSY Arbitration Cycle Controlled by Address Match Timing(1)(M/S = VIH) ADDRESS "N" ADDR"A" (2) tAPS MATCHING ADDRESS "N" ADDR"B" tBAA tBDA BUSY"B" 2739 drw 16 NOTES: 1. All timing is the same for left and right ports. Port “A” may be either the left or right port. Port “B” is the port opposite from port “A”. 2. If tAPS is not satisfied, the BUSY signal will be asserted on one side or another but there is no guarantee on which side BUSY will be asserted. AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range(1) 7006X15 Com'l Only Symbol Parameter 7006X17 Com'l Only 7006X20 Com'l, Ind & Military 7006X25 Com'l & Military Min. Max. Min. Max. Min. Max. Min. Max. Unit INTERRUPT TIMING tAS Address Set-up Time 0 ____ 0 ____ 0 ____ 0 ____ ns tWR Write Recovery Time 0 ____ 0 ____ 0 ____ 0 ____ ns tINS Interrupt Set Time ____ 15 ____ 15 ____ 20 ____ 20 ns tINR Interrupt Reset Time ____ 15 ____ 15 ____ 20 ____ 20 ns 2739 tbl 16a 7006X35 Com'l & Military Symbol Parameter 7006X55 Com'l, Ind & Military 7006X70 Military Only Min. Max. Min. Max. Min. Max. Unit INTERRUPT TIMING tAS Address Set-up Time 0 ____ 0 ____ 0 ____ ns tWR Write Recovery Time 0 ____ 0 ____ 0 ____ ns tINS Interrupt Set Time ____ 25 ____ 40 ____ 50 ns tINR Interrupt Reset Time ____ 25 ____ 40 ____ 50 NOTES: 1. 'X' in part numbers indicates power rating (S or L). 6.42 15 Jan.30.20 ns 2739 tbl 16b 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges Waveform of Interrupt Timing(1) tWC INTERRUPT SET ADDRESS(2) ADDR"A" tWR(4) tAS(3) CE"A" R/W"A" tINS(3) INT"B" 2739 drw 17 tRC INTERRUPT CLEAR ADDRESS(2) ADDR"B" tAS(3) CE"B" OE"B" tINR(3) INT"B" 2739 drw 18 NOTES: 1. All timing is the same for left and right ports. Port “A” may be either the left or right port. Port “B” is the port opposite from port “A”. 2. See Interrupt Truth Table III. 3. Timing depends on which enable signal (CE or R/W) is asserted last. 4. Timing depends on which enable signal (CE or R/W) is de-asserted first. Truth Tables Truth Table III — Interrupt Flag(1,4) Left Port R/WL L X X X CEL L X X L OEL X X X L Right Port A13L-A0L 3FFF INTL X R/WR X CER X X A13R-A0R X INTR Function (2) Set Right INTR Flag (3) L X X X L L 3FFF H Reset Right INTR Flag X (3) L L X 3FFE X Set Left INTL Flag (2) X X X X X Reset Left INTL Flag 3FFE L H 2739 tbl 17 NOTES: 1. Assumes BUSYL = BUSYR = VIH. 2. If BUSYL = VIL, then no change. 3. If BUSYR = VIL, then no change. 4. INTR and INTL must be initialized at power-up. 16 Jan.30.20 OER 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges Truth Table IV — Address BUSY Arbitration Inputs Outputs CEL CER AOL-A13L AOR-A13R BUSYL(1) BUSYR(1) Function X X NO MATCH H H Normal H X MATCH H H Normal X H MATCH H H Normal L L MATCH (2) (2) Write Inhibit(3) 2739 tbl 18 NOTES: 1. Pins BUSYL and BUSYR are both outputs when the part is configured as a master. Both are inputs when configured as a slave. BUSYX outputs on the IDT7006 are push pull, not open drain outputs. On slaves the BUSYX input internally inhibits writes. 2. "L" if the inputs to the opposite port were stable prior to the address and enable inputs of this port. "H" if the inputs to the opposite port became stable after the address and enable inputs of this port. If tAPS is not met, either BUSYL or BUSYR = LOW will result. BUSYL and BUSYR outputs cannot be low simultaneously. 3. Writes to the left port are internally ignored when BUSYL outputs are driving low regardless of actual logic level on the pin. Writes to the right port are internally ignored when BUSYR outputs are driving LOW regardless of actual logic level on the pin. Truth Table V — Example of Semaphore Procurement Sequence(1,2,3) Functions D0 - D7 Left D0 - D7 Right Status No Action 1 1 Semaphore free Left Port Writes "0" to Semaphore 0 1 Left port has semaphore token Rig ht Port Writes "0" to Semaphore 0 1 No change. Right side has no write access to semaphore Left Port Writes "1" to Semaphore 1 0 Right port obtains semaphore token Left Port Writes "0" to Semaphore 1 0 No change. Left port has no write access to semaphore Rig ht Port Writes "1" to Semaphore 0 1 Left port obtains semaphore token Left Port Writes "1" to Semaphore 1 1 Semaphore free Rig ht Port Writes "0" to Semaphore 1 0 Right port has semaphore token Rig ht Port Writes "1" to Semaphore 1 1 Semaphore free Left Port Writes "0" to Semaphore 0 1 Left port has semaphore token Left Port Writes "1" to Semaphore 1 1 Semaphore free NOTES: 1. This table denotes a sequence of events for only one of the eight semaphores on the IDT7006. 2. There are eight semaphore flags written to via I/O0 and read from all I/O's. These eight semaphores are addressed by A0 - A2. 3. CE = VIH, SEM = VIL to access the semaphores. Refer to the Semaphore Read/Write Control Truth Table. Functional Description The IDT7006 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The IDT7006 has an automatic power down feature controlled by CE. The CE controls on-chip power down circuitry that permits the respective port to go into a standby mode when not selected (CE HIGH). When a port is enabled, access to the entire memory array is permitted. Interrupts If the user chooses the interrupt function, a memory location (mail box or message center) is assigned to each port. The left port interrupt flag (INTL) is asserted when the right port writes to memory location 3FFE (HEX) where a write is defined as CE = R/W = VIL per the Truth Table . The left port clears the interrupt by reading address location 3FFE access when CER = OER = VIL, R/W is a "don't care". Likewise, the right port interrupt flag (INTR) is asserted when the left port writes to memory location 3FFF (HEX) and to clear the interrupt flag (INTR), the right port must read the memory location 3FFF. The message (8 bits) at 3FFE or 3FFF is userdefined, since it is an addressable SRAM location. If the interrupt function is not used, address locations 3FFE and 3FFF are not used as mail boxes, but as part of the random access memory. Refer to Truth Table III for the interrupt operation. Busy Logic 6.42 17 Jan.30.20 2739 tbl 19 Busy Logic provides a hardware indication that both ports of the RAM 7006S/L High-Speed 16K x 8 Dual-Port Static RAM BUSY (L) Military, Industrial and Commercial Temperature Ranges MASTER CE Dual Port RAM BUSY (L) BUSY (R) SLAVE CE Dual Port RAM BUSY (L) BUSY (R) MASTER CE Dual Port RAM BUSY (L) BUSY (R) SLAVE CE Dual Port RAM BUSY (L) BUSY (R) BUSY (R) 2739 drw 19 Figure 3. Busy and chip enable routing for both width and depth expansion with IDT7006 RAMs. have accessed the same location at the same time. It also allows one of the two accesses to proceed and signals the other side that the RAM is “busy”. The BUSY pin can then be used to stall the access until the operation on the other side is completed. If a write operation has been attempted from the side that receives a BUSY indication, the write signal is gated internally to prevent the write from proceeding. The use of BUSY logic is not required or desirable for all applications. In some cases it may be useful to logically OR the BUSY outputs together and use any BUSY indication as an interrupt source to flag the event of an illegal or illogical operation. If the write inhibit function of BUSY logic is not desirable, the BUSY logic can be disabled by placing the part in slave mode with the M/S pin. Once in slave mode the BUSY pin operates solely as a write inhibit input pin. Normal operation can be programmed by tying the BUSY pins HIGH. If desired, unintended write operations can be prevented to a port by tying the BUSY pin for that port LOW. The BUSY outputs on the IDT 7006 RAM in master mode, are pushpull type outputs and do not require pull up resistors to operate. If these RAMs are being expanded in depth, then the BUSY indication for the resulting array requires the use of an external AND gate. Width Expansion with Busy Logic Master/Slave Arrays When expanding an IDT7006 RAM array in width while using BUSY logic, one master part is used to decide which side of the RAMs array will receive a BUSY indication, and to output that indication. Any number of slaves to be addressed in the same address range as the master, use the BUSY signal as a write inhibit signal. Thus on the IDT7006 RAM the BUSY pin is an output if the part is used as a master (M/S pin = VIH), and the BUSY pin is an input if the part used as a slave (M/S pin = VIL) as shown in Figure 3. If two or more master parts were used when expanding in width, a split decision could result with one master indicating BUSY on one side of the array and another master indicating BUSY on one other side of the array. This would inhibit the write operations from one port for part of a word and inhibit the write operations from the other port for the other part of the word. The BUSY arbitration, on a master, is based on the chip enable and address signals only. It ignores whether an access is a read or write. In a master/slave array, both address and chip enable must be valid long enough for a BUSY flag to be output from the master before the actual write pulse can be initiated with the R/W signal. Failure to observe this timing can result in a glitched internal write inhibit signal and corrupted data in the slave. SEMAPHORES The IDT7006 is an extremely fast Dual-Port 16K x 8 CMOS Static RAM with an additional 8 address locations dedicated to binary semaphore flags. These flags allow either processor on the left or right side of the Dual-Port RAM to claim a privilege over the other processor for functions defined by the system designer’s software. As an example, the semaphore can be used by one processor to inhibit the other from accessing a portion of the Dual-Port RAM or any other shared resource. The Dual-Port RAM features a fast access time, and both ports are completely independent of each other. This means that the activity on the left port in no way slows the access time of the right port. Both ports are identical in function to standard CMOS Static RAM and can be read from, or written to, at the same time with the only possible conflict arising from the simultaneous writing of, or a simultaneous READ/WRITE of, a nonsemaphore location. Semaphores are protected against such ambiguous situations and may be used by the system program to avoid any conflicts in the non-semaphore portion of the Dual-Port RAM. These devices have an automatic power-down feature controlled by CE, the Dual-Port RAM enable, and SEM, the semaphore enable. The CE and SEM pins control on-chip power down circuitry that permits the respective port to go into standby mode when not selected. This is the condition which is shown in Truth Table I where CE and SEM are both HIGH. Systems which can best use the IDT7006 contain multiple processors or controllers and are typically very high-speed systems which are software controlled or software intensive. These systems can benefit from a performance increase offered by the IDT7006s hardware semaphores, which provide a lockout mechanism without requiring complex programming. Software handshaking between processors offers the maximum in system flexibility by permitting shared resources to be allocated in varying configurations. The IDT7006 does not use its semaphore flags to control 18 Jan.30.20 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges any resources through hardware, thus allowing the system designer total flexibility in system architecture. An advantage of using semaphores rather than the more common methods of hardware arbitration is that wait states are never incurred in either processor. This can prove to be a major advantage in very highspeed systems. How the Semaphore Flags Work The semaphore logic is a set of eight latches which are independent of the Dual-Port RAM. These latches can be used to pass a flag, or token, from one port to the other to indicate that a shared resource is in use. The semaphores provide a hardware assist for a use assignment method called “Token Passing Allocation.” In this method, the state of a semaphore latch is used as a token indicating that shared resource is in use. If the left processor wants to use this resource, it requests the token by setting the latch. This pro-cessor then verifies its success in setting the latch by reading it. If it was successful, it proceeds to assume control over the shared resource. If it was not successful in setting the latch, it determines that the right side processor has set the latch first, has the token and is using the shared resource. The left processor can then either repeatedly request that semaphore’s status or remove its request for that semaphore to perform another task and occasionally attempt again to gain control of the token via the set and test sequence. Once the right side has relinquished the token, the left side should succeed in gaining control. The semaphore flags are active LOW. A token is requested by writing a zero into a semaphore latch and is released when the same side writes a one to that latch. The eight semaphore flags reside within the IDT7006 in a separate memory space from the Dual-Port RAM. This address space is accessed by placing a LOW input on the SEM pin (which acts as a chip select for the semaphore flags) and using the other control pins (Address, OE, and R/W) as they would be used in accessing a standard Static RAM. Each of the flags has a unique address which can be accessed by either side through address pins A0 – A2. When accessing the semaphores, none of the other address pins has any effect. When writing to a semaphore, only data pin D0 is used. If a LOW level is written into an unused semaphore location, that flag will be set to a zero on that side and a one on the other side (see Truth Table V). That semaphore can now only be modified by the side showing the zero. When a one is written into the same location from the same side, the flag will be set to a one for both sides (unless a semaphore request from the other side is pending) and then can be written to by both sides. The fact that the side which is able to write a zero into a semaphore subsequently locks out writes from the other side is what makes semaphore flags useful in interprocessor communications. (A thorough discussion on the use of this feature follows shortly.) A zero written into the same location from the other side will be stored in the semaphore request latch for that side until the semaphore is freed by the first side. When a semaphore flag is read, its value is spread into all data bits so that a flag that is a one reads as a one in all data bits and a flag containing a zero reads as all zeros. The read value is latched into one side’s output register when that side's semaphore select (SEM) and output enable (OE) signals go active. This serves to disallow the semaphore from changing state in the middle of a read cycle due to a write cycle from the other side. Because of this latch, a repeated read of a semaphore in a test loop must cause either signal (SEM or OE) to go inactive or the output will never change. A sequence WRITE/READ must be used by the semaphore in order to guarantee that no system level contention will occur. A processor requests access to shared resources by attempting to write a zero into a semaphore location. If the semaphore is already in use, the semaphore request latch will contain a zero, yet the semaphore flag will appear as one, a fact which the processor will verify by the subsequent read (see Truth Table V). As an example, assume a processor writes a zero to the left port at a free semaphore location. On a subsequent read, the processor will verify that it has written successfully to that location and will assume control over the resource in question. Meanwhile, if a processor on the right side attempts to write a zero to the same semaphore flag it will fail, as will be verified by the fact that a one will be read from that semaphore on the right side during subsequent read. Had a sequence of READ/WRITE been used instead, system contention problems could have occurred during the gap between the read and write cycles. It is important to note that a failed semaphore request must be followed by either repeated reads or by writing a one into the same location. The reason for this is easily understood by looking at the simple logic diagram of the semaphore flag in Figure 4. Two semaphore request latches feed into a semaphore flag. Whichever latch is first to present a zero to the semaphore flag will force its side of the semaphore flag LOW and the other side HIGH. This condition will continue until a one is written to the same semaphore request latch. Should the other side’s semaphore request latch have been written to a zero in the meantime, the semaphore flag will flip over to the other side as soon as a one is written into the first side’s request latch. The second side’s flag will now stay LOW until its semaphore request latch is written to a one. From this it is easy to understand that, if a semaphore is requested and the processor which requested it no longer needs the resource, the entire system can hang up until a one is written into that semaphore request latch. The critical case of semaphore timing is when both sides request a single token by attempting to write a zero into it at the same time. The semaphore logic is specially designed to resolve this problem. If simultaneous requests are made, the logic guarantees that only one side receives the token. If one side is earlier than the other in making the request, the first side to make the request will receive the token. If both requests arrive at the same time, the assignment will be arbitrarily made to one port or the other. One caution that should be noted when using semaphores is that semaphores alone do not guarantee that access to a resource is secure. As with any powerful programming technique, if semaphores are misused or misinterpreted, a software error can easily happen. Initialization of the semaphores is not automatic and must be handled via the initialization program at power-up. Since any semaphore request flag which contains a zero must be reset to a one, all semaphores on both sides should have a one written into them at initialization from both sides to assure that they will be free when needed. Using Semaphores—Some Examples Perhaps the simplest application of semaphores is their application as resource markers for the IDT7006’s Dual-Port RAM. Say the 16K x 8 RAM was to be divided into two 8K x 8 blocks which were to be dedicated at any one time to servicing either the left or right port. Semaphore 0 could be used 6.42 19 Jan.30.20 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges to indicate the side which would control the lower section of memory, and Semaphore 1 could be defined as the indicator for the upper section of memory. To take a resource, in this example the lower 8K of Dual-Port RAM, the processor on the left port could write and then read a zero in to Semaphore 0. If this task were successfully completed (a zero was read back rather than a one), the left processor would assume control of the lower 8K. Meanwhile the right processor was attempting to gain control of the resource after the left processor, it would read back a one in response to the zero it had attempted to write into Semaphore 0. At this point, the software could choose to try and gain control of the second 8K section by writing, then reading a zero into Semaphore 1. If it succeeded in gaining control, it would lock out the left side. Once the left side was finished with its task, it would write a one to Semaphore 0 and may then try to gain access to Semaphore 1. If Semaphore 1 was still occupied by the right side, the left side could undo its semaphore request and perform other tasks until it was able to write, then read a zero into Semaphore 1. If the right processor performs a similar task with Semaphore 0, this protocol would allow the two processors to swap 8K blocks of Dual-Port RAM with each other. The blocks do not have to be any particular size and can even be variable, depending upon the complexity of the software using the semaphore flags. All eight semaphores could be used to divide the DualPort RAM or other shared resources into eight parts. Semaphores can even be assigned different meanings on different sides rather than being given a common meaning as was shown in the example above. Semaphores are a useful form of arbitration in systems like disk interfaces where the CPU must be locked out of a section of memory during a transfer and the I/O device cannot tolerate any wait states. With the use of semaphores, once the two devices has determined which memory area was “off-limits” to the CPU, both the CPU and the I/O devices could access their assigned portions of memory continuously without any wait states. Semaphores are also useful in applications where no memory “WAIT” state is available on one or both sides. Once a semaphore handshake has been performed, both processors can access their assigned RAM segments at full speed. Another application is in the area of complex data structures. In this case, block arbitration is very important. For this application one processor may be responsible for building and updating a data structure. The other processor then reads and interprets that data structure. If the interpreting processor reads an incomplete data structure, a major error condition may exist. Therefore, some sort of arbitration must be used between the two different processors. The building processor arbitrates for the block, locks it and then is able to go in and update the data structure. When the update is completed, the data structure block is released. This allows the interpreting processor to come back and read the complete data structure, thereby guaranteeing a consistent data structure. L PORT R PORT SEMAPHORE REQUEST FLIP FLOP D0 WRITE D SEMAPHORE REQUEST FLIP FLOP Q Q SEMAPHORE READ D D0 WRITE SEMAPHORE READ 2739 drw 20 Figure 4. IDT7006 Semaphore Logic 20 Jan.30.20 , 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges Ordering Information XXXXX A 999 A Device Power Speed Package Type A A A Process/ Temperature Range Blank 8 Tube or Tray Tape and Reel Blank Commercial (0°C to +70°C) I Industrial (-40°C to +85°C) B Military (-55°C to +125°C) Compliant to MIL-PRF-38535 QML (1) G Green PF G J F 64-pin TQFP (PNG64) 68-pin PGA (GU68) 68-pin PLCC (PLG68) 68-pin Flatpack (FP68) 15 17 20 25 35 55 70 Commercial Only Commercial Only Commercial, Industrial & Military Commercial & Military Commercial & Military Commercial & Military Military Only S L Standard Power Low Power 7006 128K (16K x 8) Dual-Port RAM Speed in nanoseconds 2739 drw 21 NOTES: 1. Green parts available. For specific speeds, packages and powers contact your local sales office. LEAD FINISH (SnPb) parts are Obsolete excluding PGA. Product Discontinuation Notice - PDN# SP-17-02 Note that information regarding recently obsoleted parts are included in this datasheet for customer convenience. Orderable Part Information Pkg. Code Pkg. Type Temp. Grade Speed (ns) 7006L15JG PLG68 PLCC C 17 7006L15JG8 PLG68 PLCC C 20 7006L15PFG PNG64 TQFP C 25 7006L15PFG8 PNG64 TQFP C GU68 PGA C Speed (ns) 15 17 20 25 Orderable Part ID 7006L17G 7006L20FB FP68 FPACK M 7006L20G GU68 PGA C 7006L20JGI PLG68 PLCC I 7006L20JGI8 PLG68 PLCC I 7006L20PFGI PNG64 TQFP I 7006L20PFGI8 PNG64 TQFP I 7006L25FB FP68 FPACK M 7006L25G GU68 PGA C M 7006L25GB GU68 PGA 7006L25PFG PNG64 TQFP C 7006L25PFG8 PNG64 TQFP C PGA C 35 7006L35G GU68 7006L35GB GU68 PGA M 55 7006L55FB FP68 FPACK M 70 7006L55G GU68 PGA C 7006L55GB GU68 PGA M 7006L70GB GU68 PGA M 35 55 70 6.42 21 Jan.30.20 Pkg. Code Pkg. Type Temp. Grade 7006S17G GU68 PGA C 7006S20G GU68 PGA C 7006S25G GU68 PGA C 7006S25GB GU68 PGA M 7006S35G GU68 PGA C 7006S35GB GU68 PGA M 7006S55G GU68 PGA C 7006S55GB GU68 PGA M 7006S70GB GU68 PGA M Orderable Part ID 7006S/L High-Speed 16K x 8 Dual-Port Static RAM Military, Industrial and Commercial Temperature Ranges Datasheet Document History 01/04/99: 06/03/99: 09/14/99: 11/10/99: 12/22/99: 05/08/00: 09/12/01: 01/31/06: 10/21/08: 08/07/14: 07/10/18: 01/30/20: Initiated datasheet document history Converted to new format Cosmetic and typographical corrections Added additional notes to pin configurations Changed drawing format Page 15 Changed 3FFF to 3FFE in Truth Table III Replaced IDT logo Page 1 Corrected drawing error Page 1 Added copyright info Page 4 Increased storage temperature parameter Clarified TA parameter Page 6 DC Electrical parameters–changed wording from "open" to "disabled" Changed ±500mV to 0mV in notes Page 2 & 3 Added date revision for pin configurations Page 6 Added Industrial temp to the column heading for 20ns to DC Electrical Characteristics Pages 7,9,12 &14 Added Industrial temp to the column headings for 20ns to AC Electrical Characteristics Page 7 Table 13a appeared twice, corrected and placed table 13b for 35, 55 & 70ns speeds Pages 4,6,7,9,12 & 14 Removed Industrial temp note from all tables Page 20 Added Industrial temp to 20ns in ordering information Page 1 Added green availability to features Page 20 Added green indicator to ordering information Page 20 Removed "IDT" from orderable part number Page 20 Added Tape and Reel to Ordering Information Page 2, 3 & 20 The package codes changed from PN64-1, G68-1, J68-1 & F68-1 to PN64, G68, J68 & F68 respectively to match the standard package codes Updated Ordering information package names to (PNG64), (GU68), (PLG68), (FP68) Product Discontinuation Notice - PDN# SP-17-02 Last time buy expires June 15, 2018 Pages 1 - 23 Rebranded as Renesas datasheet Pages 1 & 21 Deleted obsolete Industrial speed grade 55ns and added Industrial speed grade 20ns Pages 2 & 3 Updated package codes Rotated PLG68 PLCC, FP68 Flatpack and PNG64 TQFP pin configurations to accurately reflect pin 1 orientation Page 21 Added Orderable Part Information table 22 Jan.30.20 IMPORTANT NOTICE AND DISCLAIMER RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES (“RENESAS”) PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) Corporate Headquarters Contact Information TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/ Trademarks Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. © 2020 Renesas Electronics Corporation. All rights reserved.
7006L20PFI 价格&库存

很抱歉,暂时无法提供与“7006L20PFI”相匹配的价格&库存,您可以联系我们找货

免费人工找货